blob: b71ecb1ba1f7904c52fddff4476126ec21796f92 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Andreas Gampe90969af2014-07-15 23:02:11 -0700209// Set rs_dest to 0 or 1 depending on the comparison between left_op and right_op.
210// rs_dest := (left_op <code> right_op) ? [true_val] : [!true_val]
211//
212// Implemented as:
213// true_val = true => rs_dest := 0;
214// rs_dest := (left_op <code> right_op) ? 1 : rs_dest;
215// true_val = false => rs_dest := 0;
216// rs_dest := (left_op <~code> right_op) ? 1 : rs_dest;
217void X86Mir2Lir::GenSelectConst01(RegStorage left_op, RegStorage right_op, ConditionCode code,
218 bool true_val, RegStorage rs_dest) {
219 LoadConstant(rs_dest, 0);
220 OpRegReg(kOpCmp, left_op, right_op);
221 // Set the low byte of the result to 0 or 1 from the compare condition code.
222 NewLIR2(kX86Set8R, rs_dest.GetReg(),
223 X86ConditionEncoding(true_val ? code : FlipComparisonOrder(code)));
224}
225
226void X86Mir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
227 int32_t true_val, int32_t false_val, RegStorage rs_dest,
228 int dest_reg_class) {
229 if ((true_val == 0 && false_val == 1) || (true_val == 1 && false_val == 0)) {
230 // Can we use Setcc?
231 if (rs_dest.Is64Bit() || rs_dest.GetRegNum() < 4) {
232 GenSelectConst01(left_op, right_op, code, true_val == 1, rs_dest);
233 return;
234 }
235 }
236
237 // TODO: Refactor the code below to make this more general.
238 UNIMPLEMENTED(FATAL) << "General GenSelectConst32 not implemented for x86.";
239}
240
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700241void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800242 RegLocation rl_result;
243 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
244 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // Avoid using float regs here.
246 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
247 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
248 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000249 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800250
251 // The kMirOpSelect has two variants, one for constants and one for moves.
252 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
253
254 if (is_constant_case) {
255 int true_val = mir->dalvikInsn.vB;
256 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700257 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800258
259 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000260 * For ccode == kCondEq:
261 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800262 * 1) When the true case is zero and result_reg is not same as src_reg:
263 * xor result_reg, result_reg
264 * cmp $0, src_reg
265 * mov t1, $false_case
266 * cmovnz result_reg, t1
267 * 2) When the false case is zero and result_reg is not same as src_reg:
268 * xor result_reg, result_reg
269 * cmp $0, src_reg
270 * mov t1, $true_case
271 * cmovz result_reg, t1
272 * 3) All other cases (we do compare first to set eflags):
273 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000274 * mov result_reg, $false_case
275 * mov t1, $true_case
276 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800277 */
buzbeea0cd2d72014-06-01 09:33:49 -0700278 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
279 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800280 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700281 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800282 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
283 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
284 const bool catch_all_case = !(true_zero_case || false_zero_case);
285
286 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800287 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800288 }
289
290 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800291 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800292 }
293
294 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800295 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800296 }
297
298 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000299 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
300 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700301 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800302 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
303
buzbee2700f7e2014-03-07 09:46:20 -0800304 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800305
306 FreeTemp(temp1_reg);
307 }
308 } else {
309 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
310 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700311 rl_true = LoadValue(rl_true, result_reg_class);
312 rl_false = LoadValue(rl_false, result_reg_class);
313 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800314
315 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000316 * For ccode == kCondEq:
317 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800318 * 1) When true case is already in place:
319 * cmp $0, src_reg
320 * cmovnz result_reg, false_reg
321 * 2) When false case is already in place:
322 * cmp $0, src_reg
323 * cmovz result_reg, true_reg
324 * 3) When neither cases are in place:
325 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000326 * mov result_reg, false_reg
327 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800328 */
329
330 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800331 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800332
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000333 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800334 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000335 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800336 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800337 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800338 OpRegCopy(rl_result.reg, rl_false.reg);
339 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800340 }
341 }
342
343 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344}
345
346void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700347 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700348 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
349 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000350 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800351
352 if (rl_src1.is_const) {
353 std::swap(rl_src1, rl_src2);
354 ccode = FlipComparisonOrder(ccode);
355 }
356 if (rl_src2.is_const) {
357 // Do special compare/branch against simple const operand
358 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
359 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
360 return;
361 }
362
Elena Sayapinadd644502014-07-01 18:39:52 +0700363 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700364 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
365 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
366
367 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
368 OpCondBranch(ccode, taken);
369 return;
370 }
371
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372 FlushAllRegs();
373 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700374 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
375 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800376 LoadValueDirectWideFixed(rl_src1, r_tmp1);
377 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700378
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379 // Swap operands and condition code to prevent use of zero flag.
380 if (ccode == kCondLe || ccode == kCondGt) {
381 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800382 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
383 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 } else {
385 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800386 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
387 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 }
389 switch (ccode) {
390 case kCondEq:
391 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800392 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700393 break;
394 case kCondLe:
395 ccode = kCondGe;
396 break;
397 case kCondGt:
398 ccode = kCondLt;
399 break;
400 case kCondLt:
401 case kCondGe:
402 break;
403 default:
404 LOG(FATAL) << "Unexpected ccode: " << ccode;
405 }
406 OpCondBranch(ccode, taken);
407}
408
Mark Mendell412d4f82013-12-18 13:32:36 -0800409void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
410 int64_t val, ConditionCode ccode) {
411 int32_t val_lo = Low32Bits(val);
412 int32_t val_hi = High32Bits(val);
413 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800414 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400415 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700416
Elena Sayapinadd644502014-07-01 18:39:52 +0700417 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700418 if (is_equality_test && val == 0) {
419 // We can simplify of comparing for ==, != to 0.
420 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
421 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
422 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
423 } else {
424 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
425 LoadConstantWide(tmp, val);
426 OpRegReg(kOpCmp, rl_src1.reg, tmp);
427 FreeTemp(tmp);
428 }
429 OpCondBranch(ccode, taken);
430 return;
431 }
432
Mark Mendell752e2052014-05-01 10:19:04 -0400433 if (is_equality_test && val != 0) {
434 rl_src1 = ForceTempWide(rl_src1);
435 }
buzbee2700f7e2014-03-07 09:46:20 -0800436 RegStorage low_reg = rl_src1.reg.GetLow();
437 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800438
Mark Mendell752e2052014-05-01 10:19:04 -0400439 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700440 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400441 if (val == 0) {
442 if (IsTemp(low_reg)) {
443 OpRegReg(kOpOr, low_reg, high_reg);
444 // We have now changed it; ignore the old values.
445 Clobber(rl_src1.reg);
446 } else {
447 RegStorage t_reg = AllocTemp();
448 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
449 FreeTemp(t_reg);
450 }
451 OpCondBranch(ccode, taken);
452 return;
453 }
454
455 // Need to compute the actual value for ==, !=.
456 OpRegImm(kOpSub, low_reg, val_lo);
457 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
458 OpRegReg(kOpOr, high_reg, low_reg);
459 Clobber(rl_src1.reg);
460 } else if (ccode == kCondLe || ccode == kCondGt) {
461 // Swap operands and condition code to prevent use of zero flag.
462 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
463 LoadConstantWide(tmp, val);
464 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
465 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
466 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
467 FreeTemp(tmp);
468 } else {
469 // We can use a compare for the low word to set CF.
470 OpRegImm(kOpCmp, low_reg, val_lo);
471 if (IsTemp(high_reg)) {
472 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
473 // We have now changed it; ignore the old values.
474 Clobber(rl_src1.reg);
475 } else {
476 // mov temp_reg, high_reg; sbb temp_reg, high_constant
477 RegStorage t_reg = AllocTemp();
478 OpRegCopy(t_reg, high_reg);
479 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
480 FreeTemp(t_reg);
481 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800482 }
483
Mark Mendell752e2052014-05-01 10:19:04 -0400484 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800485}
486
Mark Mendell2bf31e62014-01-23 12:13:40 -0800487void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
488 // It does not make sense to calculate magic and shift for zero divisor.
489 DCHECK_NE(divisor, 0);
490
491 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
492 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
493 * The magic number M and shift S can be calculated in the following way:
494 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
495 * where divisor(d) >=2.
496 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
497 * where divisor(d) <= -2.
498 * Thus nc can be calculated like:
499 * nc = 2^31 + 2^31 % d - 1, where d >= 2
500 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
501 *
502 * So the shift p is the smallest p satisfying
503 * 2^p > nc * (d - 2^p % d), where d >= 2
504 * 2^p > nc * (d + 2^p % d), where d <= -2.
505 *
506 * the magic number M is calcuated by
507 * M = (2^p + d - 2^p % d) / d, where d >= 2
508 * M = (2^p - d - 2^p % d) / d, where d <= -2.
509 *
510 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
511 * the shift number S.
512 */
513
514 int32_t p = 31;
515 const uint32_t two31 = 0x80000000U;
516
517 // Initialize the computations.
518 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
519 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
520 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
521 uint32_t quotient1 = two31 / abs_nc;
522 uint32_t remainder1 = two31 % abs_nc;
523 uint32_t quotient2 = two31 / abs_d;
524 uint32_t remainder2 = two31 % abs_d;
525
526 /*
527 * To avoid handling both positive and negative divisor, Hacker's Delight
528 * introduces a method to handle these 2 cases together to avoid duplication.
529 */
530 uint32_t delta;
531 do {
532 p++;
533 quotient1 = 2 * quotient1;
534 remainder1 = 2 * remainder1;
535 if (remainder1 >= abs_nc) {
536 quotient1++;
537 remainder1 = remainder1 - abs_nc;
538 }
539 quotient2 = 2 * quotient2;
540 remainder2 = 2 * remainder2;
541 if (remainder2 >= abs_d) {
542 quotient2++;
543 remainder2 = remainder2 - abs_d;
544 }
545 delta = abs_d - remainder2;
546 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
547
548 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
549 shift = p - 32;
550}
551
buzbee2700f7e2014-03-07 09:46:20 -0800552RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
554 return rl_dest;
555}
556
Mark Mendell2bf31e62014-01-23 12:13:40 -0800557RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
558 int imm, bool is_div) {
559 // Use a multiply (and fixup) to perform an int div/rem by a constant.
560
561 // We have to use fixed registers, so flush all the temps.
562 FlushAllRegs();
563 LockCallTemps(); // Prepare for explicit register usage.
564
565 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700566 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 // handle div/rem by 1 special case.
569 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800570 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700571 // x / 1 == x.
572 StoreValue(rl_result, rl_src);
573 } else {
574 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800575 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700576 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000577 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700578 }
579 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
580 if (is_div) {
581 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800582 LoadValueDirectFixed(rl_src, rs_r0);
583 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800584 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
585
586 // for x != MIN_INT, x / -1 == -x.
587 NewLIR1(kX86Neg32R, r0);
588
589 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
590 // The target for cmp/jmp above.
591 minint_branch->target = NewLIR0(kPseudoTargetLabel);
592 // EAX already contains the right value (0x80000000),
593 branch_around->target = NewLIR0(kPseudoTargetLabel);
594 } else {
595 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800596 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800597 }
598 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000599 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800600 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700601 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800602 // Use H.S.Warren's Hacker's Delight Chapter 10 and
603 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
604 int magic, shift;
605 CalculateMagicAndShift(imm, magic, shift);
606
607 /*
608 * For imm >= 2,
609 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
610 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
611 * For imm <= -2,
612 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
613 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
614 * We implement this algorithm in the following way:
615 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
616 * 2. if imm > 0 and magic < 0, add numerator to EDX
617 * if imm < 0 and magic > 0, sub numerator from EDX
618 * 3. if S !=0, SAR S bits for EDX
619 * 4. add 1 to EDX if EDX < 0
620 * 5. Thus, EDX is the quotient
621 */
622
623 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800624 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800625 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
626 // We will need the value later.
627 if (rl_src.location == kLocPhysReg) {
628 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700629 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800630 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800631 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800632 numerator_reg = rs_r1;
633 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800634 }
buzbee2700f7e2014-03-07 09:46:20 -0800635 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636 } else {
637 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800638 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639 }
640
641 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800642 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800643
644 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700645 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 if (imm > 0 && magic < 0) {
648 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800649 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700650 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800651 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800652 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700653 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800654 }
655
656 // Do we need the shift?
657 if (shift != 0) {
658 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700659 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800660 }
661
662 // Add 1 to EDX if EDX < 0.
663
664 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800665 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800666
667 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700668 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800669
670 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700671 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800672
673 // Quotient is in EDX.
674 if (!is_div) {
675 // We need to compute the remainder.
676 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800677 DCHECK(numerator_reg.Valid());
678 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800679
680 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800681 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800682
683 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700684 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685
686 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000687 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800688 }
689 }
690
691 return rl_result;
692}
693
buzbee2700f7e2014-03-07 09:46:20 -0800694RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
695 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
697 return rl_dest;
698}
699
Mark Mendell2bf31e62014-01-23 12:13:40 -0800700RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
701 RegLocation rl_src2, bool is_div, bool check_zero) {
702 // We have to use fixed registers, so flush all the temps.
703 FlushAllRegs();
704 LockCallTemps(); // Prepare for explicit register usage.
705
706 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800707 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800708
709 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800710 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800711
712 // Copy LHS sign bit into EDX.
713 NewLIR0(kx86Cdq32Da);
714
715 if (check_zero) {
716 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700717 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800718 }
719
720 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800721 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800722 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
723
724 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800725 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800726 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
727
728 // In 0x80000000/-1 case.
729 if (!is_div) {
730 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800731 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800732 }
733 LIR* done = NewLIR1(kX86Jmp8, 0);
734
735 // Expected case.
736 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
737 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700738 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800739 done->target = NewLIR0(kPseudoTargetLabel);
740
741 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700742 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800743 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000744 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800745 }
746 return rl_result;
747}
748
Serban Constantinescu23abec92014-07-02 16:13:38 +0100749bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700750 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800751
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700752 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100753 return false;
754 }
755
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800756 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700758 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
759 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
760 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700762 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800764
765 /*
766 * If the result register is the same as the second element, then we need to be careful.
767 * The reason is that the first copy will inadvertently clobber the second element with
768 * the first one thus yielding the wrong result. Thus we do a swap in that case.
769 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000770 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800771 std::swap(rl_src1, rl_src2);
772 }
773
774 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800775 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800776
777 // If the integers are both in the same register, then there is nothing else to do
778 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000779 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800780 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800781 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800782
783 // Conditionally move the other integer into the destination register.
784 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800785 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800786 }
787
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700788 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000789 StoreValueWide(rl_dest, rl_result);
790 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000791 StoreValue(rl_dest, rl_result);
792 }
793 return true;
794}
795
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700796bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700797 RegLocation rl_src_address = info->args[0]; // long address
798 RegLocation rl_address;
799 if (!cu_->target64) {
800 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
801 rl_address = LoadValue(rl_src_address, kCoreReg);
802 } else {
803 rl_address = LoadValueWide(rl_src_address, kCoreReg);
804 }
805 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
806 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
807 // Unaligned access is allowed on x86.
808 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
809 if (size == k64) {
810 StoreValueWide(rl_dest, rl_result);
811 } else {
812 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
813 StoreValue(rl_dest, rl_result);
814 }
815 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700816}
817
Vladimir Markoe508a202013-11-04 15:24:22 +0000818bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700819 RegLocation rl_src_address = info->args[0]; // long address
820 RegLocation rl_address;
821 if (!cu_->target64) {
822 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
823 rl_address = LoadValue(rl_src_address, kCoreReg);
824 } else {
825 rl_address = LoadValueWide(rl_src_address, kCoreReg);
826 }
827 RegLocation rl_src_value = info->args[2]; // [size] value
828 RegLocation rl_value;
829 if (size == k64) {
830 // Unaligned access is allowed on x86.
831 rl_value = LoadValueWide(rl_src_value, kCoreReg);
832 } else {
833 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
834 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
835 if (!cu_->target64 && size == kSignedByte) {
836 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
837 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
838 RegStorage temp = AllocateByteRegister();
839 OpRegCopy(temp, rl_src_value.reg);
840 rl_value.reg = temp;
841 } else {
842 rl_value = LoadValue(rl_src_value, kCoreReg);
843 }
844 } else {
845 rl_value = LoadValue(rl_src_value, kCoreReg);
846 }
847 }
848 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
849 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000850}
851
buzbee2700f7e2014-03-07 09:46:20 -0800852void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
853 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854}
855
Ian Rogersdd7624d2014-03-14 17:43:00 -0700856void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700857 DCHECK_EQ(kX86, cu_->instruction_set);
858 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
859}
860
861void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
862 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700863 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864}
865
buzbee2700f7e2014-03-07 09:46:20 -0800866static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
867 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700868}
869
Vladimir Marko1c282e22013-11-21 14:49:47 +0000870bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700871 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000872 // Unused - RegLocation rl_src_unsafe = info->args[0];
873 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
874 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700875 if (!cu_->target64) {
876 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
877 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000878 RegLocation rl_src_expected = info->args[4]; // int, long or Object
879 // If is_long, high half is in info->args[5]
880 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
881 // If is_long, high half is in info->args[7]
882
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700883 if (is_long && cu_->target64) {
884 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700885 FlushReg(rs_r0q);
886 Clobber(rs_r0q);
887 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700888
889 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
890 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700891 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
892 LoadValueDirectWide(rl_src_expected, rs_r0q);
Andreas Gampeccc60262014-07-04 18:02:38 -0700893 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
894 rl_new_value.reg.GetReg());
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700895
896 // After a store we need to insert barrier in case of potential load. Since the
897 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700898 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700899
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700900 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700901 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700902 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
903 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000904 FlushAllRegs();
905 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700906 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
907 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800908 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
909 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700910 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100911 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
912 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
913 DCHECK(!obj_in_si || !obj_in_di);
914 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
915 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
916 DCHECK(!off_in_si || !off_in_di);
917 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
918 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
919 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
920 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
921 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
922 if (push_di) {
923 NewLIR1(kX86Push32R, rs_rDI.GetReg());
924 MarkTemp(rs_rDI);
925 LockTemp(rs_rDI);
926 }
927 if (push_si) {
928 NewLIR1(kX86Push32R, rs_rSI.GetReg());
929 MarkTemp(rs_rSI);
930 LockTemp(rs_rSI);
931 }
932 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
933 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
934 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700935 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100936 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
937 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
938 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
939 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
940 }
941 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700942 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100943 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
944 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
945 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
946 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
947 }
948 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800949
Hans Boehm48f5c472014-06-27 14:50:10 -0700950 // After a store we need to insert barrier to prevent reordering with either
951 // earlier or later memory accesses. Since
952 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
953 // and it will be associated with the cmpxchg instruction, preventing both.
954 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100955
956 if (push_si) {
957 FreeTemp(rs_rSI);
958 UnmarkTemp(rs_rSI);
959 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
960 }
961 if (push_di) {
962 FreeTemp(rs_rDI);
963 UnmarkTemp(rs_rDI);
964 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
965 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000966 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000967 } else {
968 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800969 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700970 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800971 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000972
buzbeea0cd2d72014-06-01 09:33:49 -0700973 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
974 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000975
976 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
977 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700978 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800979 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700980 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000981 }
982
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700983 RegLocation rl_offset;
984 if (cu_->target64) {
985 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
986 } else {
987 rl_offset = LoadValue(rl_src_offset, kCoreReg);
988 }
buzbee2700f7e2014-03-07 09:46:20 -0800989 LoadValueDirect(rl_src_expected, rs_r0);
Andreas Gampeccc60262014-07-04 18:02:38 -0700990 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
991 rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000992
Hans Boehm48f5c472014-06-27 14:50:10 -0700993 // After a store we need to insert barrier to prevent reordering with either
994 // earlier or later memory accesses. Since
995 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
996 // and it will be associated with the cmpxchg instruction, preventing both.
997 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800998
buzbee091cc402014-03-31 10:14:40 -0700999 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001000 }
1001
1002 // Convert ZF to boolean
1003 RegLocation rl_dest = InlineTarget(info); // boolean place for result
1004 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001005 RegStorage result_reg = rl_result.reg;
1006
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001007 // For 32-bit, SETcc only works with EAX..EDX.
1008 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001009 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001010 }
1011 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
1012 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
1013 if (IsTemp(result_reg)) {
1014 FreeTemp(result_reg);
1015 }
Vladimir Markoc29bb612013-11-27 16:47:25 +00001016 StoreValue(rl_dest, rl_result);
1017 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018}
1019
buzbee2700f7e2014-03-07 09:46:20 -08001020LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001021 CHECK(base_of_code_ != nullptr);
1022
1023 // Address the start of the method
1024 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001025 if (rl_method.wide) {
1026 LoadValueDirectWideFixed(rl_method, reg);
1027 } else {
1028 LoadValueDirectFixed(rl_method, reg);
1029 }
Mark Mendell55d0eac2014-02-06 11:02:52 -08001030 store_method_addr_used_ = true;
1031
1032 // Load the proper value from the literal area.
1033 // We don't know the proper offset for the value, so pick one that will force
1034 // 4 byte offset. We will fix this up in the assembler later to have the right
1035 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001036 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001037 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1038 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001039 res->target = target;
1040 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001041 store_method_addr_used_ = true;
1042 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001043}
1044
buzbee2700f7e2014-03-07 09:46:20 -08001045LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001046 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1047 return NULL;
1048}
1049
buzbee2700f7e2014-03-07 09:46:20 -08001050LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001051 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1052 return NULL;
1053}
1054
1055void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1056 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001057 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001058 RegStorage t_reg = AllocTemp();
1059 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1060 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001061 FreeTemp(t_reg);
1062 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001063 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 }
1065}
1066
Mingyao Yange643a172014-04-08 11:02:52 -07001067void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001068 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001069 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001070
Chao-ying Fua0147762014-06-06 18:38:49 -07001071 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1072 } else {
1073 DCHECK(reg.IsPair());
1074
1075 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1076 RegStorage t_reg = AllocTemp();
1077 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1078 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1079 // The temp is no longer needed so free it at this time.
1080 FreeTemp(t_reg);
1081 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001082
1083 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001084 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001085}
1086
Mingyao Yang80365d92014-04-18 12:10:58 -07001087void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1088 RegStorage array_base,
1089 int len_offset) {
1090 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1091 public:
1092 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1093 RegStorage index, RegStorage array_base, int32_t len_offset)
1094 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1095 index_(index), array_base_(array_base), len_offset_(len_offset) {
1096 }
1097
1098 void Compile() OVERRIDE {
1099 m2l_->ResetRegPool();
1100 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001101 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001102
1103 RegStorage new_index = index_;
1104 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001105 // TODO: clean-up to check not a number but with type
Andreas Gampeccc60262014-07-04 18:02:38 -07001106 if (index_ == m2l_->TargetReg(kArg1, kNotWide)) {
1107 if (array_base_ == m2l_->TargetReg(kArg0, kRef)) {
1108 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kNotWide), index_);
1109 new_index = m2l_->TargetReg(kArg2, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001110 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001111 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, kNotWide), index_);
1112 new_index = m2l_->TargetReg(kArg0, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001113 }
1114 }
1115 // Load array length to kArg1.
Andreas Gampeccc60262014-07-04 18:02:38 -07001116 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001117 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001118 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001119 new_index, m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001120 } else {
1121 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001122 new_index, m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001123 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001124 }
1125
1126 private:
1127 const RegStorage index_;
1128 const RegStorage array_base_;
1129 const int32_t len_offset_;
1130 };
1131
1132 OpRegMem(kOpCmp, index, array_base, len_offset);
Dave Allison69dfe512014-07-11 17:11:58 +00001133 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001134 LIR* branch = OpCondBranch(kCondUge, nullptr);
1135 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1136 index, array_base, len_offset));
1137}
1138
1139void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1140 RegStorage array_base,
1141 int32_t len_offset) {
1142 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1143 public:
1144 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1145 int32_t index, RegStorage array_base, int32_t len_offset)
1146 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1147 index_(index), array_base_(array_base), len_offset_(len_offset) {
1148 }
1149
1150 void Compile() OVERRIDE {
1151 m2l_->ResetRegPool();
1152 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001153 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001154
1155 // Load array length to kArg1.
Andreas Gampeccc60262014-07-04 18:02:38 -07001156 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1157 m2l_->LoadConstant(m2l_->TargetReg(kArg0, kNotWide), index_);
buzbee33ae5582014-06-12 14:56:32 -07001158 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001159 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001160 m2l_->TargetReg(kArg0, kNotWide),
1161 m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001162 } else {
1163 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001164 m2l_->TargetReg(kArg0, kNotWide),
1165 m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001166 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001167 }
1168
1169 private:
1170 const int32_t index_;
1171 const RegStorage array_base_;
1172 const int32_t len_offset_;
1173 };
1174
1175 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
Dave Allison69dfe512014-07-11 17:11:58 +00001176 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001177 LIR* branch = OpCondBranch(kCondLs, nullptr);
1178 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1179 index, array_base, len_offset));
1180}
1181
Brian Carlstrom7940e442013-07-12 13:46:57 -07001182// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001183LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001184 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001185 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1186 } else {
1187 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1188 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001189 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1190}
1191
1192// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001193LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001194 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001195 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001196}
1197
buzbee11b63d12013-08-27 07:34:17 -07001198bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001199 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001200 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1201 return false;
1202}
1203
Ian Rogerse2143c02014-03-28 08:47:16 -07001204bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1205 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1206 return false;
1207}
1208
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001209LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001210 LOG(FATAL) << "Unexpected use of OpIT in x86";
1211 return NULL;
1212}
1213
Dave Allison3da67a52014-04-02 17:03:45 -07001214void X86Mir2Lir::OpEndIT(LIR* it) {
1215 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1216}
1217
buzbee2700f7e2014-03-07 09:46:20 -08001218void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001219 switch (val) {
1220 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001221 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001222 break;
1223 case 1:
1224 OpRegCopy(dest, src);
1225 break;
1226 default:
1227 OpRegRegImm(kOpMul, dest, src, val);
1228 break;
1229 }
1230}
1231
buzbee2700f7e2014-03-07 09:46:20 -08001232void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001233 // All memory accesses below reference dalvik regs.
1234 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1235
Mark Mendell4708dcd2014-01-22 09:05:18 -08001236 LIR *m;
1237 switch (val) {
1238 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001239 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001240 break;
1241 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001242 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001243 break;
1244 default:
buzbee091cc402014-03-31 10:14:40 -07001245 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1246 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001247 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1248 break;
1249 }
1250}
1251
Mark Mendelle02d48f2014-01-15 11:19:23 -08001252void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001253 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001254 // All memory accesses below reference dalvik regs.
1255 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1256
Elena Sayapinadd644502014-07-01 18:39:52 +07001257 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001258 if (rl_src1.is_const) {
1259 std::swap(rl_src1, rl_src2);
1260 }
1261 // Are we multiplying by a constant?
1262 if (rl_src2.is_const) {
1263 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1264 if (val == 0) {
1265 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1266 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1267 StoreValueWide(rl_dest, rl_result);
1268 return;
1269 } else if (val == 1) {
1270 StoreValueWide(rl_dest, rl_src1);
1271 return;
1272 } else if (val == 2) {
1273 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1274 return;
1275 } else if (IsPowerOfTwo(val)) {
1276 int shift_amount = LowestSetBit(val);
1277 if (!BadOverlap(rl_src1, rl_dest)) {
1278 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1279 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1280 rl_src1, shift_amount);
1281 StoreValueWide(rl_dest, rl_result);
1282 return;
1283 }
1284 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001285 }
1286 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1287 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1288 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1289 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1290 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1291 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1292 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1293 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1294 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1295 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1296 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1297 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1298 } else {
1299 OpRegCopy(rl_result.reg, rl_src1.reg);
1300 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1301 }
1302 StoreValueWide(rl_dest, rl_result);
1303 return;
1304 }
1305
Mark Mendell4708dcd2014-01-22 09:05:18 -08001306 if (rl_src1.is_const) {
1307 std::swap(rl_src1, rl_src2);
1308 }
1309 // Are we multiplying by a constant?
1310 if (rl_src2.is_const) {
1311 // Do special compare/branch against simple const operand
1312 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1313 if (val == 0) {
1314 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001315 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1316 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001317 StoreValueWide(rl_dest, rl_result);
1318 return;
1319 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001320 StoreValueWide(rl_dest, rl_src1);
1321 return;
1322 } else if (val == 2) {
1323 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1324 return;
1325 } else if (IsPowerOfTwo(val)) {
1326 int shift_amount = LowestSetBit(val);
1327 if (!BadOverlap(rl_src1, rl_dest)) {
1328 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1329 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1330 rl_src1, shift_amount);
1331 StoreValueWide(rl_dest, rl_result);
1332 return;
1333 }
1334 }
1335
1336 // Okay, just bite the bullet and do it.
1337 int32_t val_lo = Low32Bits(val);
1338 int32_t val_hi = High32Bits(val);
1339 FlushAllRegs();
1340 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001341 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001342 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1343 int displacement = SRegOffset(rl_src1.s_reg_low);
1344
1345 // ECX <- 1H * 2L
1346 // EAX <- 1L * 2H
1347 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001348 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1349 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001350 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001351 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1352 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001353 }
1354
1355 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001356 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001357
1358 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001359 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001360
1361 // EDX:EAX <- 2L * 1L (double precision)
1362 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001363 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001364 } else {
buzbee091cc402014-03-31 10:14:40 -07001365 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001366 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1367 true /* is_load */, true /* is_64bit */);
1368 }
1369
1370 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001371 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001372
1373 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001374 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1375 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001376 StoreValueWide(rl_dest, rl_result);
1377 return;
1378 }
1379
1380 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001381 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1382 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1383 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1384
Mark Mendell4708dcd2014-01-22 09:05:18 -08001385 FlushAllRegs();
1386 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001387 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1388 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001389
1390 // At this point, the VRs are in their home locations.
1391 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1392 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1393
1394 // ECX <- 1H
1395 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001396 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001397 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001398 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1399 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001400 }
1401
Mark Mendellde99bba2014-02-14 12:15:02 -08001402 if (is_square) {
1403 // Take advantage of the fact that the values are the same.
1404 // ECX <- ECX * 2L (1H * 2L)
1405 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001406 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001407 } else {
1408 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001409 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1410 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001411 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1412 true /* is_load */, true /* is_64bit */);
1413 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001414
Mark Mendellde99bba2014-02-14 12:15:02 -08001415 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001416 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001417 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001418 // EAX <- 2H
1419 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001420 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001421 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001422 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1423 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001424 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001425
Mark Mendellde99bba2014-02-14 12:15:02 -08001426 // EAX <- EAX * 1L (2H * 1L)
1427 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001428 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001429 } else {
1430 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001431 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1432 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001433 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1434 true /* is_load */, true /* is_64bit */);
1435 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001436
Mark Mendellde99bba2014-02-14 12:15:02 -08001437 // ECX <- ECX * 2L (1H * 2L)
1438 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001439 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001440 } else {
1441 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001442 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1443 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001444 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1445 true /* is_load */, true /* is_64bit */);
1446 }
1447
1448 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001449 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001450 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001451
1452 // EAX <- 2L
1453 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001454 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001455 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001456 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1457 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001458 }
1459
1460 // EDX:EAX <- 2L * 1L (double precision)
1461 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001462 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001463 } else {
1464 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001465 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001466 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1467 true /* is_load */, true /* is_64bit */);
1468 }
1469
1470 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001471 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001472
1473 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001474 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001475 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001476 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001477}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001478
1479void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1480 Instruction::Code op) {
1481 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1482 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1483 if (rl_src.location == kLocPhysReg) {
1484 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001485 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001486 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001487 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1488 } else {
1489 rl_src = LoadValueWide(rl_src, kCoreReg);
1490 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1491 // The registers are the same, so we would clobber it before the use.
1492 RegStorage temp_reg = AllocTemp();
1493 OpRegCopy(temp_reg, rl_dest.reg);
1494 rl_src.reg.SetHighReg(temp_reg.GetReg());
1495 }
1496 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001497
Chao-ying Fua0147762014-06-06 18:38:49 -07001498 x86op = GetOpcode(op, rl_dest, rl_src, true);
1499 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1500 FreeTemp(rl_src.reg); // ???
1501 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001502 return;
1503 }
1504
1505 // RHS is in memory.
1506 DCHECK((rl_src.location == kLocDalvikFrame) ||
1507 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001508 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001509 int displacement = SRegOffset(rl_src.s_reg_low);
1510
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001511 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -07001512 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(),
1513 r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001514 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1515 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001516 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001517 x86op = GetOpcode(op, rl_dest, rl_src, true);
1518 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001519 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1520 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001521 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522}
1523
Mark Mendelle02d48f2014-01-15 11:19:23 -08001524void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001525 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001526 if (rl_dest.location == kLocPhysReg) {
1527 // Ensure we are in a register pair
1528 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1529
buzbee30adc732014-05-09 15:10:18 -07001530 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001531 GenLongRegOrMemOp(rl_result, rl_src, op);
1532 StoreFinalValueWide(rl_dest, rl_result);
1533 return;
1534 }
1535
1536 // It wasn't in registers, so it better be in memory.
1537 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1538 (rl_dest.location == kLocCompilerTemp));
1539 rl_src = LoadValueWide(rl_src, kCoreReg);
1540
1541 // Operate directly into memory.
1542 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001543 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001544 int displacement = SRegOffset(rl_dest.s_reg_low);
1545
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001546 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001547 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001548 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001549 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001550 true /* is_load */, true /* is64bit */);
1551 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001552 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001553 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001554 x86op = GetOpcode(op, rl_dest, rl_src, true);
1555 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001556 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1557 true /* is_load */, true /* is64bit */);
1558 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1559 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001560 }
buzbee2700f7e2014-03-07 09:46:20 -08001561 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001562}
1563
Mark Mendelle02d48f2014-01-15 11:19:23 -08001564void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1565 RegLocation rl_src2, Instruction::Code op,
1566 bool is_commutative) {
1567 // Is this really a 2 operand operation?
1568 switch (op) {
1569 case Instruction::ADD_LONG_2ADDR:
1570 case Instruction::SUB_LONG_2ADDR:
1571 case Instruction::AND_LONG_2ADDR:
1572 case Instruction::OR_LONG_2ADDR:
1573 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001574 if (GenerateTwoOperandInstructions()) {
1575 GenLongArith(rl_dest, rl_src2, op);
1576 return;
1577 }
1578 break;
1579
Mark Mendelle02d48f2014-01-15 11:19:23 -08001580 default:
1581 break;
1582 }
1583
1584 if (rl_dest.location == kLocPhysReg) {
1585 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1586
1587 // We are about to clobber the LHS, so it needs to be a temp.
1588 rl_result = ForceTempWide(rl_result);
1589
1590 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001591 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001592 GenLongRegOrMemOp(rl_result, rl_src2, op);
1593
1594 // And now record that the result is in the temp.
1595 StoreFinalValueWide(rl_dest, rl_result);
1596 return;
1597 }
1598
1599 // It wasn't in registers, so it better be in memory.
1600 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1601 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001602 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1603 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001604
1605 // Get one of the source operands into temporary register.
1606 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001607 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001608 if (IsTemp(rl_src1.reg)) {
1609 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1610 } else if (is_commutative) {
1611 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1612 // We need at least one of them to be a temporary.
1613 if (!IsTemp(rl_src2.reg)) {
1614 rl_src1 = ForceTempWide(rl_src1);
1615 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1616 } else {
1617 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1618 StoreFinalValueWide(rl_dest, rl_src2);
1619 return;
1620 }
1621 } else {
1622 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001623 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001624 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001625 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001626 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001627 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1628 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1629 } else if (is_commutative) {
1630 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1631 // We need at least one of them to be a temporary.
1632 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1633 rl_src1 = ForceTempWide(rl_src1);
1634 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1635 } else {
1636 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1637 StoreFinalValueWide(rl_dest, rl_src2);
1638 return;
1639 }
1640 } else {
1641 // Need LHS to be the temp.
1642 rl_src1 = ForceTempWide(rl_src1);
1643 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1644 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001645 }
1646
1647 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001648}
1649
Mark Mendelle02d48f2014-01-15 11:19:23 -08001650void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001651 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001652 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1653}
1654
1655void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1656 RegLocation rl_src1, RegLocation rl_src2) {
1657 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1658}
1659
1660void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1661 RegLocation rl_src1, RegLocation rl_src2) {
1662 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1663}
1664
1665void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1666 RegLocation rl_src1, RegLocation rl_src2) {
1667 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1668}
1669
1670void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1671 RegLocation rl_src1, RegLocation rl_src2) {
1672 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001673}
1674
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001675void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001676 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001677 rl_src = LoadValueWide(rl_src, kCoreReg);
1678 RegLocation rl_result;
1679 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1680 OpRegCopy(rl_result.reg, rl_src.reg);
1681 OpReg(kOpNot, rl_result.reg);
1682 StoreValueWide(rl_dest, rl_result);
1683 } else {
1684 LOG(FATAL) << "Unexpected use GenNotLong()";
1685 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001686}
1687
1688void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1689 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001690 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001691 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1692 return;
1693 }
1694
1695 // We have to use fixed registers, so flush all the temps.
1696 FlushAllRegs();
1697 LockCallTemps(); // Prepare for explicit register usage.
1698
1699 // Load LHS into RAX.
1700 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1701
1702 // Load RHS into RCX.
1703 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1704
1705 // Copy LHS sign bit into RDX.
1706 NewLIR0(kx86Cqo64Da);
1707
1708 // Handle division by zero case.
1709 GenDivZeroCheckWide(rs_r1q);
1710
1711 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1712 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1713 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1714
1715 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001716 LoadConstantWide(rs_r6q, 0x8000000000000000);
1717 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001718 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1719
1720 // In 0x8000000000000000/-1 case.
1721 if (!is_div) {
1722 // For DIV, RAX is already right. For REM, we need RDX 0.
1723 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1724 }
1725 LIR* done = NewLIR1(kX86Jmp8, 0);
1726
1727 // Expected case.
1728 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1729 minint_branch->target = minus_one_branch->target;
1730 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1731 done->target = NewLIR0(kPseudoTargetLabel);
1732
1733 // Result is in RAX for div and RDX for rem.
1734 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1735 if (!is_div) {
1736 rl_result.reg.SetReg(r2q);
1737 }
1738
1739 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001740}
1741
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001742void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001743 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001744 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001745 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001746 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1747 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1748 } else {
1749 rl_result = ForceTempWide(rl_src);
1750 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1751 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1752 // The registers are the same, so we would clobber it before the use.
1753 RegStorage temp_reg = AllocTemp();
1754 OpRegCopy(temp_reg, rl_result.reg);
1755 rl_result.reg.SetHighReg(temp_reg.GetReg());
1756 }
1757 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1758 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1759 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001760 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001761 StoreValueWide(rl_dest, rl_result);
1762}
1763
buzbee091cc402014-03-31 10:14:40 -07001764void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001765 DCHECK_EQ(kX86, cu_->instruction_set);
1766 X86OpCode opcode = kX86Bkpt;
1767 switch (op) {
1768 case kOpCmp: opcode = kX86Cmp32RT; break;
1769 case kOpMov: opcode = kX86Mov32RT; break;
1770 default:
1771 LOG(FATAL) << "Bad opcode: " << op;
1772 break;
1773 }
1774 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1775}
1776
1777void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1778 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001779 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001780 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001781 switch (op) {
1782 case kOpCmp: opcode = kX86Cmp64RT; break;
1783 case kOpMov: opcode = kX86Mov64RT; break;
1784 default:
1785 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1786 break;
1787 }
1788 } else {
1789 switch (op) {
1790 case kOpCmp: opcode = kX86Cmp32RT; break;
1791 case kOpMov: opcode = kX86Mov32RT; break;
1792 default:
1793 LOG(FATAL) << "Bad opcode: " << op;
1794 break;
1795 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001796 }
buzbee091cc402014-03-31 10:14:40 -07001797 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001798}
1799
1800/*
1801 * Generate array load
1802 */
1803void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001804 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001805 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001806 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001807 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001808 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001809
Mark Mendell343adb52013-12-18 06:02:17 -08001810 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001811 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001812 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1813 } else {
1814 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1815 }
1816
Mark Mendell343adb52013-12-18 06:02:17 -08001817 bool constant_index = rl_index.is_const;
1818 int32_t constant_index_value = 0;
1819 if (!constant_index) {
1820 rl_index = LoadValue(rl_index, kCoreReg);
1821 } else {
1822 constant_index_value = mir_graph_->ConstantValue(rl_index);
1823 // If index is constant, just fold it into the data offset
1824 data_offset += constant_index_value << scale;
1825 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001826 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001827 }
1828
Brian Carlstrom7940e442013-07-12 13:46:57 -07001829 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001830 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001831
1832 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001833 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001834 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001835 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001836 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001837 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001838 }
Mark Mendell343adb52013-12-18 06:02:17 -08001839 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001840 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001841 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001842 StoreValueWide(rl_dest, rl_result);
1843 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001844 StoreValue(rl_dest, rl_result);
1845 }
1846}
1847
1848/*
1849 * Generate array store
1850 *
1851 */
1852void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001853 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001854 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001855 int len_offset = mirror::Array::LengthOffset().Int32Value();
1856 int data_offset;
1857
buzbee695d13a2014-04-19 13:32:20 -07001858 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001859 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1860 } else {
1861 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1862 }
1863
buzbeea0cd2d72014-06-01 09:33:49 -07001864 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001865 bool constant_index = rl_index.is_const;
1866 int32_t constant_index_value = 0;
1867 if (!constant_index) {
1868 rl_index = LoadValue(rl_index, kCoreReg);
1869 } else {
1870 // If index is constant, just fold it into the data offset
1871 constant_index_value = mir_graph_->ConstantValue(rl_index);
1872 data_offset += constant_index_value << scale;
1873 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001874 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001875 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001876
1877 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001878 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001879
1880 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001881 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001882 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001883 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001884 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001885 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001886 }
buzbee695d13a2014-04-19 13:32:20 -07001887 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001888 rl_src = LoadValueWide(rl_src, reg_class);
1889 } else {
1890 rl_src = LoadValue(rl_src, reg_class);
1891 }
1892 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001893 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001894 RegStorage temp = AllocTemp();
1895 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001896 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001897 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001898 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001899 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001900 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001901 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001902 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001903 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001904 }
buzbee2700f7e2014-03-07 09:46:20 -08001905 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001906 }
1907}
1908
Mark Mendell4708dcd2014-01-22 09:05:18 -08001909RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1910 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001911 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001912 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001913 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1914 switch (opcode) {
1915 case Instruction::SHL_LONG:
1916 case Instruction::SHL_LONG_2ADDR:
1917 op = kOpLsl;
1918 break;
1919 case Instruction::SHR_LONG:
1920 case Instruction::SHR_LONG_2ADDR:
1921 op = kOpAsr;
1922 break;
1923 case Instruction::USHR_LONG:
1924 case Instruction::USHR_LONG_2ADDR:
1925 op = kOpLsr;
1926 break;
1927 default:
1928 LOG(FATAL) << "Unexpected case";
1929 }
1930 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1931 } else {
1932 switch (opcode) {
1933 case Instruction::SHL_LONG:
1934 case Instruction::SHL_LONG_2ADDR:
1935 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1936 if (shift_amount == 32) {
1937 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1938 LoadConstant(rl_result.reg.GetLow(), 0);
1939 } else if (shift_amount > 31) {
1940 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1941 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1942 LoadConstant(rl_result.reg.GetLow(), 0);
1943 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001944 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001945 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1946 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1947 shift_amount);
1948 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1949 }
1950 break;
1951 case Instruction::SHR_LONG:
1952 case Instruction::SHR_LONG_2ADDR:
1953 if (shift_amount == 32) {
1954 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1955 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1956 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1957 } else if (shift_amount > 31) {
1958 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1959 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1960 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1961 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1962 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001963 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001964 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1965 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1966 shift_amount);
1967 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1968 }
1969 break;
1970 case Instruction::USHR_LONG:
1971 case Instruction::USHR_LONG_2ADDR:
1972 if (shift_amount == 32) {
1973 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1974 LoadConstant(rl_result.reg.GetHigh(), 0);
1975 } else if (shift_amount > 31) {
1976 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1977 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1978 LoadConstant(rl_result.reg.GetHigh(), 0);
1979 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001980 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001981 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1982 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1983 shift_amount);
1984 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1985 }
1986 break;
1987 default:
1988 LOG(FATAL) << "Unexpected case";
1989 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001990 }
1991 return rl_result;
1992}
1993
Brian Carlstrom7940e442013-07-12 13:46:57 -07001994void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001995 RegLocation rl_src, RegLocation rl_shift) {
1996 // Per spec, we only care about low 6 bits of shift amount.
1997 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1998 if (shift_amount == 0) {
1999 rl_src = LoadValueWide(rl_src, kCoreReg);
2000 StoreValueWide(rl_dest, rl_src);
2001 return;
2002 } else if (shift_amount == 1 &&
2003 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
2004 // Need to handle this here to avoid calling StoreValueWide twice.
2005 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
2006 return;
2007 }
2008 if (BadOverlap(rl_src, rl_dest)) {
2009 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
2010 return;
2011 }
2012 rl_src = LoadValueWide(rl_src, kCoreReg);
2013 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
2014 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002015}
2016
2017void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002018 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002019 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002020 switch (opcode) {
2021 case Instruction::ADD_LONG:
2022 case Instruction::AND_LONG:
2023 case Instruction::OR_LONG:
2024 case Instruction::XOR_LONG:
2025 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002026 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002027 } else {
2028 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002029 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002030 }
2031 break;
2032 case Instruction::SUB_LONG:
2033 case Instruction::SUB_LONG_2ADDR:
2034 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002035 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002036 } else {
2037 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002038 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002039 }
2040 break;
2041 case Instruction::ADD_LONG_2ADDR:
2042 case Instruction::OR_LONG_2ADDR:
2043 case Instruction::XOR_LONG_2ADDR:
2044 case Instruction::AND_LONG_2ADDR:
2045 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002046 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002047 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002048 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002049 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002050 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002051 } else {
2052 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002053 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002054 }
2055 break;
2056 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002057 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 break;
2059 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002060
2061 if (!isConstSuccess) {
2062 // Default - bail to non-const handler.
2063 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2064 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002065}
2066
2067bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2068 switch (op) {
2069 case Instruction::AND_LONG_2ADDR:
2070 case Instruction::AND_LONG:
2071 return value == -1;
2072 case Instruction::OR_LONG:
2073 case Instruction::OR_LONG_2ADDR:
2074 case Instruction::XOR_LONG:
2075 case Instruction::XOR_LONG_2ADDR:
2076 return value == 0;
2077 default:
2078 return false;
2079 }
2080}
2081
2082X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2083 bool is_high_op) {
2084 bool rhs_in_mem = rhs.location != kLocPhysReg;
2085 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002086 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002087 DCHECK(!rhs_in_mem || !dest_in_mem);
2088 switch (op) {
2089 case Instruction::ADD_LONG:
2090 case Instruction::ADD_LONG_2ADDR:
2091 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002092 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002093 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002094 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002095 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002096 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002097 case Instruction::SUB_LONG:
2098 case Instruction::SUB_LONG_2ADDR:
2099 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002100 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002101 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002102 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002103 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002104 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002105 case Instruction::AND_LONG_2ADDR:
2106 case Instruction::AND_LONG:
2107 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002108 return is64Bit ? kX86And64MR : kX86And32MR;
2109 }
2110 if (is64Bit) {
2111 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 }
2113 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2114 case Instruction::OR_LONG:
2115 case Instruction::OR_LONG_2ADDR:
2116 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002117 return is64Bit ? kX86Or64MR : kX86Or32MR;
2118 }
2119 if (is64Bit) {
2120 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002121 }
2122 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2123 case Instruction::XOR_LONG:
2124 case Instruction::XOR_LONG_2ADDR:
2125 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002126 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2127 }
2128 if (is64Bit) {
2129 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002130 }
2131 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2132 default:
2133 LOG(FATAL) << "Unexpected opcode: " << op;
2134 return kX86Add32RR;
2135 }
2136}
2137
2138X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2139 int32_t value) {
2140 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002141 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002142 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002143 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002144 switch (op) {
2145 case Instruction::ADD_LONG:
2146 case Instruction::ADD_LONG_2ADDR:
2147 if (byte_imm) {
2148 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002149 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002150 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002151 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002152 }
2153 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002154 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002155 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002156 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002157 case Instruction::SUB_LONG:
2158 case Instruction::SUB_LONG_2ADDR:
2159 if (byte_imm) {
2160 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002161 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002162 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002163 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002164 }
2165 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002166 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002167 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002168 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002169 case Instruction::AND_LONG_2ADDR:
2170 case Instruction::AND_LONG:
2171 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002172 if (is64Bit) {
2173 return in_mem ? kX86And64MI8 : kX86And64RI8;
2174 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002175 return in_mem ? kX86And32MI8 : kX86And32RI8;
2176 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002177 if (is64Bit) {
2178 return in_mem ? kX86And64MI : kX86And64RI;
2179 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002180 return in_mem ? kX86And32MI : kX86And32RI;
2181 case Instruction::OR_LONG:
2182 case Instruction::OR_LONG_2ADDR:
2183 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002184 if (is64Bit) {
2185 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2186 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002187 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2188 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002189 if (is64Bit) {
2190 return in_mem ? kX86Or64MI : kX86Or64RI;
2191 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002192 return in_mem ? kX86Or32MI : kX86Or32RI;
2193 case Instruction::XOR_LONG:
2194 case Instruction::XOR_LONG_2ADDR:
2195 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002196 if (is64Bit) {
2197 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2198 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002199 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2200 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002201 if (is64Bit) {
2202 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2203 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002204 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2205 default:
2206 LOG(FATAL) << "Unexpected opcode: " << op;
2207 return kX86Add32MI;
2208 }
2209}
2210
Chao-ying Fua0147762014-06-06 18:38:49 -07002211bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002212 DCHECK(rl_src.is_const);
2213 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002214
Elena Sayapinadd644502014-07-01 18:39:52 +07002215 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002216 // We can do with imm only if it fits 32 bit
2217 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2218 return false;
2219 }
2220
2221 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2222
2223 if ((rl_dest.location == kLocDalvikFrame) ||
2224 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002225 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002226 int displacement = SRegOffset(rl_dest.s_reg_low);
2227
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002228 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002229 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2230 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2231 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2232 true /* is_load */, true /* is64bit */);
2233 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2234 false /* is_load */, true /* is64bit */);
2235 return true;
2236 }
2237
2238 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2239 DCHECK_EQ(rl_result.location, kLocPhysReg);
2240 DCHECK(!rl_result.reg.IsFloat());
2241
2242 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2243 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2244
2245 StoreValueWide(rl_dest, rl_result);
2246 return true;
2247 }
2248
Mark Mendelle02d48f2014-01-15 11:19:23 -08002249 int32_t val_lo = Low32Bits(val);
2250 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002251 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002252
2253 // Can we just do this into memory?
2254 if ((rl_dest.location == kLocDalvikFrame) ||
2255 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002256 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002257 int displacement = SRegOffset(rl_dest.s_reg_low);
2258
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002259 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002260 if (!IsNoOp(op, val_lo)) {
2261 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002262 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002263 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002264 true /* is_load */, true /* is64bit */);
2265 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002266 false /* is_load */, true /* is64bit */);
2267 }
2268 if (!IsNoOp(op, val_hi)) {
2269 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002270 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002271 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002272 true /* is_load */, true /* is64bit */);
2273 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002274 false /* is_load */, true /* is64bit */);
2275 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002276 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002277 }
2278
2279 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2280 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002281 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002282
2283 if (!IsNoOp(op, val_lo)) {
2284 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002285 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002286 }
2287 if (!IsNoOp(op, val_hi)) {
2288 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002289 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002290 }
2291 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002292 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002293}
2294
Chao-ying Fua0147762014-06-06 18:38:49 -07002295bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002296 RegLocation rl_src2, Instruction::Code op) {
2297 DCHECK(rl_src2.is_const);
2298 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002299
Elena Sayapinadd644502014-07-01 18:39:52 +07002300 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002301 // We can do with imm only if it fits 32 bit
2302 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2303 return false;
2304 }
2305 if (rl_dest.location == kLocPhysReg &&
2306 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2307 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002308 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002309 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2310 StoreFinalValueWide(rl_dest, rl_dest);
2311 return true;
2312 }
2313
2314 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2315 // We need the values to be in a temporary
2316 RegLocation rl_result = ForceTempWide(rl_src1);
2317
2318 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2319 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2320
2321 StoreFinalValueWide(rl_dest, rl_result);
2322 return true;
2323 }
2324
Mark Mendelle02d48f2014-01-15 11:19:23 -08002325 int32_t val_lo = Low32Bits(val);
2326 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002327 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2328 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002329
2330 // Can we do this directly into the destination registers?
2331 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002332 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002333 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002334 if (!IsNoOp(op, val_lo)) {
2335 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002336 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002337 }
2338 if (!IsNoOp(op, val_hi)) {
2339 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002340 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002341 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002342
2343 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002344 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002345 }
2346
2347 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2348 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2349
2350 // We need the values to be in a temporary
2351 RegLocation rl_result = ForceTempWide(rl_src1);
2352 if (!IsNoOp(op, val_lo)) {
2353 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002354 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002355 }
2356 if (!IsNoOp(op, val_hi)) {
2357 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002358 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002359 }
2360
2361 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002362 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002363}
2364
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002365// For final classes there are no sub-classes to check and so we can answer the instance-of
2366// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2367void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2368 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002369 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002370 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002371 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002372
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002373 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002374 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002375 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002376 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002377 }
2378
2379 // Assume that there is no match.
2380 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002381 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002382
Mark Mendellade54a22014-06-09 12:49:55 -04002383 // We will use this register to compare to memory below.
2384 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2385 // For this reason, force allocation of a 32 bit register to use, so that the
2386 // compare to memory will be done using a 32 bit comparision.
2387 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2388 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002389
2390 // If Method* is already in a register, we can save a copy.
2391 RegLocation rl_method = mir_graph_->GetMethodLoc();
Andreas Gampeccc60262014-07-04 18:02:38 -07002392 int32_t offset_of_type = mirror::Array::DataOffset(
2393 sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2394 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002395
2396 if (rl_method.location == kLocPhysReg) {
2397 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002398 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002399 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002400 } else {
buzbee695d13a2014-04-19 13:32:20 -07002401 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002402 check_class, kNotVolatile);
2403 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002404 }
2405 } else {
2406 LoadCurrMethodDirect(check_class);
2407 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002408 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002409 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002410 } else {
buzbee695d13a2014-04-19 13:32:20 -07002411 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002412 check_class, kNotVolatile);
2413 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002414 }
2415 }
2416
2417 // Compare the computed class to the class in the object.
2418 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002419 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002420
2421 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002422 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002423
2424 LIR* target = NewLIR0(kPseudoTargetLabel);
2425 null_branchover->target = target;
2426 FreeTemp(check_class);
2427 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002428 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002429 FreeTemp(result_reg);
2430 }
2431 StoreValue(rl_dest, rl_result);
2432}
2433
Mark Mendell6607d972014-02-10 06:54:18 -08002434void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2435 bool type_known_abstract, bool use_declaring_class,
2436 bool can_assume_type_is_in_dex_cache,
2437 uint32_t type_idx, RegLocation rl_dest,
2438 RegLocation rl_src) {
2439 FlushAllRegs();
2440 // May generate a call - use explicit registers.
2441 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07002442 RegStorage method_reg = TargetReg(kArg1, kRef); // kArg1 gets current Method*.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002443 LoadCurrMethodDirect(method_reg);
Andreas Gampeccc60262014-07-04 18:02:38 -07002444 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*.
2445 RegStorage ref_reg = TargetReg(kArg0, kRef); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002446 // Reference must end up in kArg0.
2447 if (needs_access_check) {
2448 // Check we have access to type_idx and if not throw IllegalAccessError,
2449 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002450 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002451 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2452 type_idx, true);
2453 } else {
2454 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2455 type_idx, true);
2456 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002457 OpRegCopy(class_reg, TargetReg(kRet0, kRef));
Chao-ying Fua77ee512014-07-01 17:43:41 -07002458 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002459 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002460 LoadValueDirectFixed(rl_src, ref_reg);
2461 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002462 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002463 } else {
2464 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002465 LoadValueDirectFixed(rl_src, ref_reg);
2466 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002467 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002468 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002469 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2470 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002471 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002472 if (!can_assume_type_is_in_dex_cache) {
2473 // Need to test presence of type in dex cache at runtime.
2474 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2475 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002476 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002477 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2478 } else {
2479 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2480 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002481 OpRegCopy(class_reg, TargetReg(kRet0, kRef)); // Align usage with fast path.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002482 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002483 // Rejoin code paths
2484 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2485 hop_branch->target = hop_target;
2486 }
2487 }
2488 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002489 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002490
Alexei Zavjalov95455002014-06-09 23:27:46 +07002491 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002492 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002493 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002494 }
2495
Mark Mendell6607d972014-02-10 06:54:18 -08002496 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002497 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002498
Andreas Gampeccc60262014-07-04 18:02:38 -07002499 RegStorage ref_class_reg = TargetReg(kArg1, kRef); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002500 /* Load object->klass_. */
2501 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002502 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002503 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002504 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2505 LIR* branchover = nullptr;
2506 if (type_known_final) {
Andreas Gampe90969af2014-07-15 23:02:11 -07002507 GenSelectConst32(ref_class_reg, class_reg, kCondEq, 1, 0, rl_result.reg, kCoreReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002508 } else {
2509 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002510 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002511 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002512 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002513 OpRegCopy(TargetReg(kArg0, kRef), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002514 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002515 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2516 } else {
2517 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2518 }
Mark Mendell6607d972014-02-10 06:54:18 -08002519 }
2520 // TODO: only clobber when type isn't final?
2521 ClobberCallerSave();
2522 /* Branch targets here. */
2523 LIR* target = NewLIR0(kPseudoTargetLabel);
2524 StoreValue(rl_dest, rl_result);
2525 branch1->target = target;
2526 if (branchover != nullptr) {
2527 branchover->target = target;
2528 }
2529}
2530
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002531void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2532 RegLocation rl_lhs, RegLocation rl_rhs) {
2533 OpKind op = kOpBkpt;
2534 bool is_div_rem = false;
2535 bool unary = false;
2536 bool shift_op = false;
2537 bool is_two_addr = false;
2538 RegLocation rl_result;
2539 switch (opcode) {
2540 case Instruction::NEG_INT:
2541 op = kOpNeg;
2542 unary = true;
2543 break;
2544 case Instruction::NOT_INT:
2545 op = kOpMvn;
2546 unary = true;
2547 break;
2548 case Instruction::ADD_INT_2ADDR:
2549 is_two_addr = true;
2550 // Fallthrough
2551 case Instruction::ADD_INT:
2552 op = kOpAdd;
2553 break;
2554 case Instruction::SUB_INT_2ADDR:
2555 is_two_addr = true;
2556 // Fallthrough
2557 case Instruction::SUB_INT:
2558 op = kOpSub;
2559 break;
2560 case Instruction::MUL_INT_2ADDR:
2561 is_two_addr = true;
2562 // Fallthrough
2563 case Instruction::MUL_INT:
2564 op = kOpMul;
2565 break;
2566 case Instruction::DIV_INT_2ADDR:
2567 is_two_addr = true;
2568 // Fallthrough
2569 case Instruction::DIV_INT:
2570 op = kOpDiv;
2571 is_div_rem = true;
2572 break;
2573 /* NOTE: returns in kArg1 */
2574 case Instruction::REM_INT_2ADDR:
2575 is_two_addr = true;
2576 // Fallthrough
2577 case Instruction::REM_INT:
2578 op = kOpRem;
2579 is_div_rem = true;
2580 break;
2581 case Instruction::AND_INT_2ADDR:
2582 is_two_addr = true;
2583 // Fallthrough
2584 case Instruction::AND_INT:
2585 op = kOpAnd;
2586 break;
2587 case Instruction::OR_INT_2ADDR:
2588 is_two_addr = true;
2589 // Fallthrough
2590 case Instruction::OR_INT:
2591 op = kOpOr;
2592 break;
2593 case Instruction::XOR_INT_2ADDR:
2594 is_two_addr = true;
2595 // Fallthrough
2596 case Instruction::XOR_INT:
2597 op = kOpXor;
2598 break;
2599 case Instruction::SHL_INT_2ADDR:
2600 is_two_addr = true;
2601 // Fallthrough
2602 case Instruction::SHL_INT:
2603 shift_op = true;
2604 op = kOpLsl;
2605 break;
2606 case Instruction::SHR_INT_2ADDR:
2607 is_two_addr = true;
2608 // Fallthrough
2609 case Instruction::SHR_INT:
2610 shift_op = true;
2611 op = kOpAsr;
2612 break;
2613 case Instruction::USHR_INT_2ADDR:
2614 is_two_addr = true;
2615 // Fallthrough
2616 case Instruction::USHR_INT:
2617 shift_op = true;
2618 op = kOpLsr;
2619 break;
2620 default:
2621 LOG(FATAL) << "Invalid word arith op: " << opcode;
2622 }
2623
Mark Mendelle87f9b52014-04-30 14:13:18 -04002624 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002625 if (!is_two_addr &&
2626 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2627 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002628 is_two_addr = true;
2629 }
2630
2631 if (!GenerateTwoOperandInstructions()) {
2632 is_two_addr = false;
2633 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002634
2635 // Get the div/rem stuff out of the way.
2636 if (is_div_rem) {
2637 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2638 StoreValue(rl_dest, rl_result);
2639 return;
2640 }
2641
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002642 // If we generate any memory access below, it will reference a dalvik reg.
2643 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2644
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002645 if (unary) {
2646 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002647 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002648 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002649 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002650 } else {
2651 if (shift_op) {
2652 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002653 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002654 LoadValueDirectFixed(rl_rhs, t_reg);
2655 if (is_two_addr) {
2656 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002657 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002658 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2659 if (rl_result.location != kLocPhysReg) {
2660 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002661 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002662 FreeTemp(t_reg);
2663 return;
buzbee091cc402014-03-31 10:14:40 -07002664 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002665 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002666 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002667 FreeTemp(t_reg);
2668 StoreFinalValue(rl_dest, rl_result);
2669 return;
2670 }
2671 }
2672 // Three address form, or we can't do directly.
2673 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2674 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002675 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002676 FreeTemp(t_reg);
2677 } else {
2678 // Multiply is 3 operand only (sort of).
2679 if (is_two_addr && op != kOpMul) {
2680 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002681 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002682 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002683 // Ensure res is in a core reg
2684 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002685 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002686 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002687 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002688 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002689 StoreFinalValue(rl_dest, rl_result);
2690 return;
buzbee091cc402014-03-31 10:14:40 -07002691 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002692 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002693 StoreFinalValue(rl_dest, rl_result);
2694 return;
2695 }
2696 }
2697 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002698 // It might happen rl_rhs and rl_dest are the same VR
2699 // in this case rl_dest is in reg after LoadValue while
2700 // rl_result is not updated yet, so do this
2701 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002702 if (rl_result.location != kLocPhysReg) {
2703 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002704 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002705 return;
buzbee091cc402014-03-31 10:14:40 -07002706 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002707 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002708 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002709 StoreFinalValue(rl_dest, rl_result);
2710 return;
2711 } else {
2712 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2713 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002714 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002715 }
2716 } else {
2717 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002718 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2719 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002720 // We can't optimize with FP registers.
2721 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2722 // Something is difficult, so fall back to the standard case.
2723 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2724 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2725 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002726 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002727 } else {
2728 // We can optimize by moving to result and using memory operands.
2729 if (rl_rhs.location != kLocPhysReg) {
2730 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002731 // We should be careful with order here
2732 // If rl_dest and rl_lhs points to the same VR we should load first
2733 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002734 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2735 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002736 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2737 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002738 // No-op if these are the same.
2739 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002740 } else {
2741 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002742 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002743 }
buzbee2700f7e2014-03-07 09:46:20 -08002744 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002745 } else if (rl_lhs.location != kLocPhysReg) {
2746 // RHS is in a register; LHS is in memory.
2747 if (op != kOpSub) {
2748 // Force RHS into result and operate on memory.
2749 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002750 OpRegCopy(rl_result.reg, rl_rhs.reg);
2751 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002752 } else {
2753 // Subtraction isn't commutative.
2754 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2755 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2756 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002757 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002758 }
2759 } else {
2760 // Both are in registers.
2761 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2762 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2763 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002764 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002765 }
2766 }
2767 }
2768 }
2769 }
2770 StoreValue(rl_dest, rl_result);
2771}
2772
2773bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2774 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002775 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002776 return false;
2777 }
buzbee091cc402014-03-31 10:14:40 -07002778 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002779 return false;
2780 }
2781
2782 // Everything will be fine :-).
2783 return true;
2784}
Chao-ying Fua0147762014-06-06 18:38:49 -07002785
2786void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002787 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002788 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2789 return;
2790 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002791 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002792 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2793 if (rl_src.location == kLocPhysReg) {
2794 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2795 } else {
2796 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002797 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002798 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2799 displacement + LOWORD_OFFSET);
2800 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2801 true /* is_load */, true /* is_64bit */);
2802 }
2803 StoreValueWide(rl_dest, rl_result);
2804}
2805
2806void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2807 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002808 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002809 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2810 return;
2811 }
2812
2813 bool is_two_addr = false;
2814 OpKind op = kOpBkpt;
2815 RegLocation rl_result;
2816
2817 switch (opcode) {
2818 case Instruction::SHL_LONG_2ADDR:
2819 is_two_addr = true;
2820 // Fallthrough
2821 case Instruction::SHL_LONG:
2822 op = kOpLsl;
2823 break;
2824 case Instruction::SHR_LONG_2ADDR:
2825 is_two_addr = true;
2826 // Fallthrough
2827 case Instruction::SHR_LONG:
2828 op = kOpAsr;
2829 break;
2830 case Instruction::USHR_LONG_2ADDR:
2831 is_two_addr = true;
2832 // Fallthrough
2833 case Instruction::USHR_LONG:
2834 op = kOpLsr;
2835 break;
2836 default:
2837 op = kOpBkpt;
2838 }
2839
2840 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002841 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002842 LoadValueDirectFixed(rl_shift, t_reg);
2843 if (is_two_addr) {
2844 // Can we do this directly into memory?
2845 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2846 if (rl_result.location != kLocPhysReg) {
2847 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002848 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002849 OpMemReg(op, rl_result, t_reg.GetReg());
2850 } else if (!rl_result.reg.IsFloat()) {
2851 // Can do this directly into the result register
2852 OpRegReg(op, rl_result.reg, t_reg);
2853 StoreFinalValueWide(rl_dest, rl_result);
2854 }
2855 } else {
2856 // Three address form, or we can't do directly.
2857 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2858 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2859 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2860 StoreFinalValueWide(rl_dest, rl_result);
2861 }
2862
2863 FreeTemp(t_reg);
2864}
2865
Brian Carlstrom7940e442013-07-12 13:46:57 -07002866} // namespace art