blob: 057639c256aa65e42203af549bd667382e7b343c [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Andreas Gampe90969af2014-07-15 23:02:11 -0700209void X86Mir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
210 int32_t true_val, int32_t false_val, RegStorage rs_dest,
211 int dest_reg_class) {
Serguei Katkov9ee45192014-07-17 14:39:03 +0700212 DCHECK(!left_op.IsPair() && !right_op.IsPair() && !rs_dest.IsPair());
213 DCHECK(!left_op.IsFloat() && !right_op.IsFloat() && !rs_dest.IsFloat());
214
215 // We really need this check for correctness, otherwise we will need to do more checks in
216 // non zero/one case
217 if (true_val == false_val) {
218 LoadConstantNoClobber(rs_dest, true_val);
219 return;
Andreas Gampe90969af2014-07-15 23:02:11 -0700220 }
221
Serguei Katkov9ee45192014-07-17 14:39:03 +0700222 const bool dest_intersect = IsSameReg(rs_dest, left_op) || IsSameReg(rs_dest, right_op);
223
224 const bool zero_one_case = (true_val == 0 && false_val == 1) || (true_val == 1 && false_val == 0);
225 if (zero_one_case && IsByteRegister(rs_dest)) {
226 if (!dest_intersect) {
227 LoadConstantNoClobber(rs_dest, 0);
228 }
229 OpRegReg(kOpCmp, left_op, right_op);
230 // Set the low byte of the result to 0 or 1 from the compare condition code.
231 NewLIR2(kX86Set8R, rs_dest.GetReg(),
232 X86ConditionEncoding(true_val == 1 ? code : FlipComparisonOrder(code)));
233 if (dest_intersect) {
234 NewLIR2(rs_dest.Is64Bit() ? kX86Movzx8qRR : kX86Movzx8RR, rs_dest.GetReg(), rs_dest.GetReg());
235 }
236 } else {
237 // Be careful rs_dest can be changed only after cmp because it can be the same as one of ops
238 // and it cannot use xor because it makes cc flags to be dirty
239 RegStorage temp_reg = AllocTypedTemp(false, dest_reg_class, false);
240 if (temp_reg.Valid()) {
241 if (false_val == 0 && dest_intersect) {
242 code = FlipComparisonOrder(code);
243 std::swap(true_val, false_val);
244 }
245 if (!dest_intersect) {
246 LoadConstantNoClobber(rs_dest, false_val);
247 }
248 LoadConstantNoClobber(temp_reg, true_val);
249 OpRegReg(kOpCmp, left_op, right_op);
250 if (dest_intersect) {
251 LoadConstantNoClobber(rs_dest, false_val);
252 DCHECK(!last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
253 }
254 OpCondRegReg(kOpCmov, code, rs_dest, temp_reg);
255 FreeTemp(temp_reg);
256 } else {
257 // slow path
258 LIR* cmp_branch = OpCmpBranch(code, left_op, right_op, nullptr);
259 LoadConstantNoClobber(rs_dest, false_val);
260 LIR* that_is_it = NewLIR1(kX86Jmp8, 0);
261 LIR* true_case = NewLIR0(kPseudoTargetLabel);
262 cmp_branch->target = true_case;
263 LoadConstantNoClobber(rs_dest, true_val);
264 LIR* end = NewLIR0(kPseudoTargetLabel);
265 that_is_it->target = end;
266 }
267 }
Andreas Gampe90969af2014-07-15 23:02:11 -0700268}
269
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700270void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800271 RegLocation rl_result;
272 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
273 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700274 // Avoid using float regs here.
275 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
276 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
277 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000278 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800279
280 // The kMirOpSelect has two variants, one for constants and one for moves.
281 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
282
283 if (is_constant_case) {
284 int true_val = mir->dalvikInsn.vB;
285 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700286 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800287
288 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000289 * For ccode == kCondEq:
290 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800291 * 1) When the true case is zero and result_reg is not same as src_reg:
292 * xor result_reg, result_reg
293 * cmp $0, src_reg
294 * mov t1, $false_case
295 * cmovnz result_reg, t1
296 * 2) When the false case is zero and result_reg is not same as src_reg:
297 * xor result_reg, result_reg
298 * cmp $0, src_reg
299 * mov t1, $true_case
300 * cmovz result_reg, t1
301 * 3) All other cases (we do compare first to set eflags):
302 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000303 * mov result_reg, $false_case
304 * mov t1, $true_case
305 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800306 */
buzbeea0cd2d72014-06-01 09:33:49 -0700307 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
308 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800309 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700310 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800311 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
312 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
313 const bool catch_all_case = !(true_zero_case || false_zero_case);
314
315 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800316 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800317 }
318
319 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800320 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800321 }
322
323 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800324 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800325 }
326
327 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000328 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
329 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700330 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800331 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
332
buzbee2700f7e2014-03-07 09:46:20 -0800333 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800334
335 FreeTemp(temp1_reg);
336 }
337 } else {
338 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
339 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700340 rl_true = LoadValue(rl_true, result_reg_class);
341 rl_false = LoadValue(rl_false, result_reg_class);
342 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800343
344 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000345 * For ccode == kCondEq:
346 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800347 * 1) When true case is already in place:
348 * cmp $0, src_reg
349 * cmovnz result_reg, false_reg
350 * 2) When false case is already in place:
351 * cmp $0, src_reg
352 * cmovz result_reg, true_reg
353 * 3) When neither cases are in place:
354 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000355 * mov result_reg, false_reg
356 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800357 */
358
359 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800360 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800361
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000362 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800363 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000364 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800365 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800366 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800367 OpRegCopy(rl_result.reg, rl_false.reg);
368 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800369 }
370 }
371
372 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700373}
374
375void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700376 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
378 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000379 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800380
381 if (rl_src1.is_const) {
382 std::swap(rl_src1, rl_src2);
383 ccode = FlipComparisonOrder(ccode);
384 }
385 if (rl_src2.is_const) {
386 // Do special compare/branch against simple const operand
387 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
388 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
389 return;
390 }
391
Elena Sayapinadd644502014-07-01 18:39:52 +0700392 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700393 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
394 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
395
396 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
397 OpCondBranch(ccode, taken);
398 return;
399 }
400
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 FlushAllRegs();
402 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700403 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
404 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800405 LoadValueDirectWideFixed(rl_src1, r_tmp1);
406 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 // Swap operands and condition code to prevent use of zero flag.
409 if (ccode == kCondLe || ccode == kCondGt) {
410 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800411 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
412 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 } else {
414 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800415 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
416 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 }
418 switch (ccode) {
419 case kCondEq:
420 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800421 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 break;
423 case kCondLe:
424 ccode = kCondGe;
425 break;
426 case kCondGt:
427 ccode = kCondLt;
428 break;
429 case kCondLt:
430 case kCondGe:
431 break;
432 default:
433 LOG(FATAL) << "Unexpected ccode: " << ccode;
434 }
435 OpCondBranch(ccode, taken);
436}
437
Mark Mendell412d4f82013-12-18 13:32:36 -0800438void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
439 int64_t val, ConditionCode ccode) {
440 int32_t val_lo = Low32Bits(val);
441 int32_t val_hi = High32Bits(val);
442 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800443 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400444 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700445
Elena Sayapinadd644502014-07-01 18:39:52 +0700446 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700447 if (is_equality_test && val == 0) {
448 // We can simplify of comparing for ==, != to 0.
449 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
450 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
451 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
452 } else {
453 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
454 LoadConstantWide(tmp, val);
455 OpRegReg(kOpCmp, rl_src1.reg, tmp);
456 FreeTemp(tmp);
457 }
458 OpCondBranch(ccode, taken);
459 return;
460 }
461
Mark Mendell752e2052014-05-01 10:19:04 -0400462 if (is_equality_test && val != 0) {
463 rl_src1 = ForceTempWide(rl_src1);
464 }
buzbee2700f7e2014-03-07 09:46:20 -0800465 RegStorage low_reg = rl_src1.reg.GetLow();
466 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800467
Mark Mendell752e2052014-05-01 10:19:04 -0400468 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700469 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400470 if (val == 0) {
471 if (IsTemp(low_reg)) {
472 OpRegReg(kOpOr, low_reg, high_reg);
473 // We have now changed it; ignore the old values.
474 Clobber(rl_src1.reg);
475 } else {
476 RegStorage t_reg = AllocTemp();
477 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
478 FreeTemp(t_reg);
479 }
480 OpCondBranch(ccode, taken);
481 return;
482 }
483
484 // Need to compute the actual value for ==, !=.
485 OpRegImm(kOpSub, low_reg, val_lo);
486 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
487 OpRegReg(kOpOr, high_reg, low_reg);
488 Clobber(rl_src1.reg);
489 } else if (ccode == kCondLe || ccode == kCondGt) {
490 // Swap operands and condition code to prevent use of zero flag.
491 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
492 LoadConstantWide(tmp, val);
493 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
494 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
495 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
496 FreeTemp(tmp);
497 } else {
498 // We can use a compare for the low word to set CF.
499 OpRegImm(kOpCmp, low_reg, val_lo);
500 if (IsTemp(high_reg)) {
501 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
502 // We have now changed it; ignore the old values.
503 Clobber(rl_src1.reg);
504 } else {
505 // mov temp_reg, high_reg; sbb temp_reg, high_constant
506 RegStorage t_reg = AllocTemp();
507 OpRegCopy(t_reg, high_reg);
508 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
509 FreeTemp(t_reg);
510 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800511 }
512
Mark Mendell752e2052014-05-01 10:19:04 -0400513 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800514}
515
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700516void X86Mir2Lir::CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800517 // It does not make sense to calculate magic and shift for zero divisor.
518 DCHECK_NE(divisor, 0);
519
520 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
521 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
522 * The magic number M and shift S can be calculated in the following way:
523 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
524 * where divisor(d) >=2.
525 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
526 * where divisor(d) <= -2.
527 * Thus nc can be calculated like:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700528 * nc = exp + exp % d - 1, where d >= 2 and exp = 2^31 for int or 2^63 for long
529 * nc = -exp + (exp + 1) % d, where d >= 2 and exp = 2^31 for int or 2^63 for long
Mark Mendell2bf31e62014-01-23 12:13:40 -0800530 *
531 * So the shift p is the smallest p satisfying
532 * 2^p > nc * (d - 2^p % d), where d >= 2
533 * 2^p > nc * (d + 2^p % d), where d <= -2.
534 *
535 * the magic number M is calcuated by
536 * M = (2^p + d - 2^p % d) / d, where d >= 2
537 * M = (2^p - d - 2^p % d) / d, where d <= -2.
538 *
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700539 * Notice that p is always bigger than or equal to 32/64, so we just return 32-p/64-p as
Mark Mendell2bf31e62014-01-23 12:13:40 -0800540 * the shift number S.
541 */
542
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700543 int64_t p = (is_long) ? 63 : 31;
544 const uint64_t exp = (is_long) ? 0x8000000000000000ULL : 0x80000000U;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800545
546 // Initialize the computations.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700547 uint64_t abs_d = (divisor >= 0) ? divisor : -divisor;
548 uint64_t tmp = exp + ((is_long) ? static_cast<uint64_t>(divisor) >> 63 :
549 static_cast<uint32_t>(divisor) >> 31);
550 uint64_t abs_nc = tmp - 1 - tmp % abs_d;
551 uint64_t quotient1 = exp / abs_nc;
552 uint64_t remainder1 = exp % abs_nc;
553 uint64_t quotient2 = exp / abs_d;
554 uint64_t remainder2 = exp % abs_d;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800555
556 /*
557 * To avoid handling both positive and negative divisor, Hacker's Delight
558 * introduces a method to handle these 2 cases together to avoid duplication.
559 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700560 uint64_t delta;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800561 do {
562 p++;
563 quotient1 = 2 * quotient1;
564 remainder1 = 2 * remainder1;
565 if (remainder1 >= abs_nc) {
566 quotient1++;
567 remainder1 = remainder1 - abs_nc;
568 }
569 quotient2 = 2 * quotient2;
570 remainder2 = 2 * remainder2;
571 if (remainder2 >= abs_d) {
572 quotient2++;
573 remainder2 = remainder2 - abs_d;
574 }
575 delta = abs_d - remainder2;
576 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
577
578 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700579
580 if (!is_long) {
581 magic = static_cast<int>(magic);
582 }
583
584 shift = (is_long) ? p - 64 : p - 32;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800585}
586
buzbee2700f7e2014-03-07 09:46:20 -0800587RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
589 return rl_dest;
590}
591
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
593 int imm, bool is_div) {
594 // Use a multiply (and fixup) to perform an int div/rem by a constant.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700595 RegLocation rl_result;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800596
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700597 if (imm == 1) {
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700598 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700600 // x / 1 == x.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700601 LoadValueDirectFixed(rl_src, rl_result.reg);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700602 } else {
603 // x % 1 == 0.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700604 LoadConstantNoClobber(rl_result.reg, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700605 }
606 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700607 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700608 if (is_div) {
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700609 LoadValueDirectFixed(rl_src, rl_result.reg);
610 OpRegImm(kOpCmp, rl_result.reg, 0x80000000);
611 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800612
613 // for x != MIN_INT, x / -1 == -x.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700614 NewLIR1(kX86Neg32R, rl_result.reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800615
Mark Mendell2bf31e62014-01-23 12:13:40 -0800616 // EAX already contains the right value (0x80000000),
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700617 minint_branch->target = NewLIR0(kPseudoTargetLabel);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else {
619 // x % -1 == 0.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700620 LoadConstantNoClobber(rl_result.reg, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700622 } else if (is_div && IsPowerOfTwo(std::abs(imm))) {
623 // Division using shifting.
624 rl_src = LoadValue(rl_src, kCoreReg);
625 rl_result = EvalLoc(rl_dest, kCoreReg, true);
626 if (IsSameReg(rl_result.reg, rl_src.reg)) {
627 RegStorage rs_temp = AllocTypedTemp(false, kCoreReg);
628 rl_result.reg.SetReg(rs_temp.GetReg());
629 }
630 NewLIR3(kX86Lea32RM, rl_result.reg.GetReg(), rl_src.reg.GetReg(), std::abs(imm) - 1);
631 NewLIR2(kX86Test32RR, rl_src.reg.GetReg(), rl_src.reg.GetReg());
632 OpCondRegReg(kOpCmov, kCondPl, rl_result.reg, rl_src.reg);
633 int shift_amount = LowestSetBit(imm);
634 OpRegImm(kOpAsr, rl_result.reg, shift_amount);
635 if (imm < 0) {
636 OpReg(kOpNeg, rl_result.reg);
637 }
Mark Mendell2bf31e62014-01-23 12:13:40 -0800638 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700639 CHECK(imm <= -2 || imm >= 2);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700640
Mark Mendell2bf31e62014-01-23 12:13:40 -0800641 // Use H.S.Warren's Hacker's Delight Chapter 10 and
642 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700643 int64_t magic;
644 int shift;
645 CalculateMagicAndShift((int64_t)imm, magic, shift, false /* is_long */);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 /*
648 * For imm >= 2,
649 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
650 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
651 * For imm <= -2,
652 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
653 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
654 * We implement this algorithm in the following way:
655 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
656 * 2. if imm > 0 and magic < 0, add numerator to EDX
657 * if imm < 0 and magic > 0, sub numerator from EDX
658 * 3. if S !=0, SAR S bits for EDX
659 * 4. add 1 to EDX if EDX < 0
660 * 5. Thus, EDX is the quotient
661 */
662
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700663 FlushReg(rs_r0);
664 Clobber(rs_r0);
665 LockTemp(rs_r0);
666 FlushReg(rs_r2);
667 Clobber(rs_r2);
668 LockTemp(rs_r2);
669
670 // Assume that the result will be in EDX.
671 rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
672
Mark Mendell2bf31e62014-01-23 12:13:40 -0800673 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
676 // We will need the value later.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700677 rl_src = LoadValue(rl_src, kCoreReg);
678 numerator_reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800679 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800680 } else {
681 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800682 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800683 }
684
685 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800686 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800687
688 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700689 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800690
691 if (imm > 0 && magic < 0) {
692 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800693 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700694 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800695 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800696 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700697 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800698 }
699
700 // Do we need the shift?
701 if (shift != 0) {
702 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700703 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800704 }
705
706 // Add 1 to EDX if EDX < 0.
707
708 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800709 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710
711 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700712 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800713
714 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700715 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800716
717 // Quotient is in EDX.
718 if (!is_div) {
719 // We need to compute the remainder.
720 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800721 DCHECK(numerator_reg.Valid());
722 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800723
724 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800725 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800726
727 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700728 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800729
730 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000731 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800732 }
733 }
734
735 return rl_result;
736}
737
buzbee2700f7e2014-03-07 09:46:20 -0800738RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
739 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
741 return rl_dest;
742}
743
Mark Mendell2bf31e62014-01-23 12:13:40 -0800744RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
745 RegLocation rl_src2, bool is_div, bool check_zero) {
746 // We have to use fixed registers, so flush all the temps.
747 FlushAllRegs();
748 LockCallTemps(); // Prepare for explicit register usage.
749
750 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800751 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800752
753 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800754 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800755
756 // Copy LHS sign bit into EDX.
757 NewLIR0(kx86Cdq32Da);
758
759 if (check_zero) {
760 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700761 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800762 }
763
764 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800765 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800766 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
767
768 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800769 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800770 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
771
772 // In 0x80000000/-1 case.
773 if (!is_div) {
774 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800775 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800776 }
777 LIR* done = NewLIR1(kX86Jmp8, 0);
778
779 // Expected case.
780 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
781 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700782 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800783 done->target = NewLIR0(kPseudoTargetLabel);
784
785 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700786 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800787 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000788 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800789 }
790 return rl_result;
791}
792
Serban Constantinescu23abec92014-07-02 16:13:38 +0100793bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700794 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800795
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700796 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100797 return false;
798 }
799
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800800 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700802 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
803 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
804 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800805
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700806 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800808
809 /*
810 * If the result register is the same as the second element, then we need to be careful.
811 * The reason is that the first copy will inadvertently clobber the second element with
812 * the first one thus yielding the wrong result. Thus we do a swap in that case.
813 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000814 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800815 std::swap(rl_src1, rl_src2);
816 }
817
818 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800819 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800820
821 // If the integers are both in the same register, then there is nothing else to do
822 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000823 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800824 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800825 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800826
827 // Conditionally move the other integer into the destination register.
828 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800829 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800830 }
831
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700832 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000833 StoreValueWide(rl_dest, rl_result);
834 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000835 StoreValue(rl_dest, rl_result);
836 }
837 return true;
838}
839
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700840bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700841 RegLocation rl_src_address = info->args[0]; // long address
842 RegLocation rl_address;
843 if (!cu_->target64) {
844 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
845 rl_address = LoadValue(rl_src_address, kCoreReg);
846 } else {
847 rl_address = LoadValueWide(rl_src_address, kCoreReg);
848 }
849 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
850 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
851 // Unaligned access is allowed on x86.
852 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
853 if (size == k64) {
854 StoreValueWide(rl_dest, rl_result);
855 } else {
856 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
857 StoreValue(rl_dest, rl_result);
858 }
859 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700860}
861
Vladimir Markoe508a202013-11-04 15:24:22 +0000862bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700863 RegLocation rl_src_address = info->args[0]; // long address
864 RegLocation rl_address;
865 if (!cu_->target64) {
866 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
867 rl_address = LoadValue(rl_src_address, kCoreReg);
868 } else {
869 rl_address = LoadValueWide(rl_src_address, kCoreReg);
870 }
871 RegLocation rl_src_value = info->args[2]; // [size] value
872 RegLocation rl_value;
873 if (size == k64) {
874 // Unaligned access is allowed on x86.
875 rl_value = LoadValueWide(rl_src_value, kCoreReg);
876 } else {
877 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
878 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
879 if (!cu_->target64 && size == kSignedByte) {
880 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
881 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
882 RegStorage temp = AllocateByteRegister();
883 OpRegCopy(temp, rl_src_value.reg);
884 rl_value.reg = temp;
885 } else {
886 rl_value = LoadValue(rl_src_value, kCoreReg);
887 }
888 } else {
889 rl_value = LoadValue(rl_src_value, kCoreReg);
890 }
891 }
892 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
893 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000894}
895
buzbee2700f7e2014-03-07 09:46:20 -0800896void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
897 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898}
899
Ian Rogersdd7624d2014-03-14 17:43:00 -0700900void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700901 DCHECK_EQ(kX86, cu_->instruction_set);
902 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
903}
904
905void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
906 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700907 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908}
909
buzbee2700f7e2014-03-07 09:46:20 -0800910static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
911 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700912}
913
Vladimir Marko1c282e22013-11-21 14:49:47 +0000914bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700915 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000916 // Unused - RegLocation rl_src_unsafe = info->args[0];
917 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
918 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700919 if (!cu_->target64) {
920 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
921 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000922 RegLocation rl_src_expected = info->args[4]; // int, long or Object
923 // If is_long, high half is in info->args[5]
924 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
925 // If is_long, high half is in info->args[7]
926
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700927 if (is_long && cu_->target64) {
928 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700929 FlushReg(rs_r0q);
930 Clobber(rs_r0q);
931 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700932
933 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
934 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700935 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
936 LoadValueDirectWide(rl_src_expected, rs_r0q);
Andreas Gampeccc60262014-07-04 18:02:38 -0700937 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
938 rl_new_value.reg.GetReg());
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700939
940 // After a store we need to insert barrier in case of potential load. Since the
941 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700942 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700943
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700944 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700945 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700946 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
947 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000948 FlushAllRegs();
949 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700950 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
951 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800952 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
953 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700954 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100955 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
956 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
957 DCHECK(!obj_in_si || !obj_in_di);
958 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
959 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
960 DCHECK(!off_in_si || !off_in_di);
961 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
962 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
963 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
964 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
965 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
966 if (push_di) {
967 NewLIR1(kX86Push32R, rs_rDI.GetReg());
968 MarkTemp(rs_rDI);
969 LockTemp(rs_rDI);
970 }
971 if (push_si) {
972 NewLIR1(kX86Push32R, rs_rSI.GetReg());
973 MarkTemp(rs_rSI);
974 LockTemp(rs_rSI);
975 }
976 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
977 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
978 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700979 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100980 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
981 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
982 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
983 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
984 }
985 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700986 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100987 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
988 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
989 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
990 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
991 }
992 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800993
Hans Boehm48f5c472014-06-27 14:50:10 -0700994 // After a store we need to insert barrier to prevent reordering with either
995 // earlier or later memory accesses. Since
996 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
997 // and it will be associated with the cmpxchg instruction, preventing both.
998 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100999
1000 if (push_si) {
1001 FreeTemp(rs_rSI);
1002 UnmarkTemp(rs_rSI);
1003 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
1004 }
1005 if (push_di) {
1006 FreeTemp(rs_rDI);
1007 UnmarkTemp(rs_rDI);
1008 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
1009 }
Vladimir Marko70b797d2013-12-03 15:25:24 +00001010 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +00001011 } else {
1012 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -08001013 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -07001014 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -08001015 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001016
buzbeea0cd2d72014-06-01 09:33:49 -07001017 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
1018 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001019
1020 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
1021 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -07001022 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -08001023 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -07001024 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001025 }
1026
Chao-ying Fu021b60f2014-07-09 11:32:31 -07001027 RegLocation rl_offset;
1028 if (cu_->target64) {
1029 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
1030 } else {
1031 rl_offset = LoadValue(rl_src_offset, kCoreReg);
1032 }
buzbee2700f7e2014-03-07 09:46:20 -08001033 LoadValueDirect(rl_src_expected, rs_r0);
Andreas Gampeccc60262014-07-04 18:02:38 -07001034 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
1035 rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +00001036
Hans Boehm48f5c472014-06-27 14:50:10 -07001037 // After a store we need to insert barrier to prevent reordering with either
1038 // earlier or later memory accesses. Since
1039 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
1040 // and it will be associated with the cmpxchg instruction, preventing both.
1041 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001042
buzbee091cc402014-03-31 10:14:40 -07001043 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001044 }
1045
1046 // Convert ZF to boolean
1047 RegLocation rl_dest = InlineTarget(info); // boolean place for result
1048 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001049 RegStorage result_reg = rl_result.reg;
1050
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001051 // For 32-bit, SETcc only works with EAX..EDX.
1052 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001053 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001054 }
1055 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
1056 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
1057 if (IsTemp(result_reg)) {
1058 FreeTemp(result_reg);
1059 }
Vladimir Markoc29bb612013-11-27 16:47:25 +00001060 StoreValue(rl_dest, rl_result);
1061 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062}
1063
buzbee2700f7e2014-03-07 09:46:20 -08001064LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001065 CHECK(base_of_code_ != nullptr);
1066
1067 // Address the start of the method
1068 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001069 if (rl_method.wide) {
1070 LoadValueDirectWideFixed(rl_method, reg);
1071 } else {
1072 LoadValueDirectFixed(rl_method, reg);
1073 }
Mark Mendell55d0eac2014-02-06 11:02:52 -08001074 store_method_addr_used_ = true;
1075
1076 // Load the proper value from the literal area.
1077 // We don't know the proper offset for the value, so pick one that will force
1078 // 4 byte offset. We will fix this up in the assembler later to have the right
1079 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001080 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001081 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1082 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001083 res->target = target;
1084 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001085 store_method_addr_used_ = true;
1086 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087}
1088
buzbee2700f7e2014-03-07 09:46:20 -08001089LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1091 return NULL;
1092}
1093
buzbee2700f7e2014-03-07 09:46:20 -08001094LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001095 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1096 return NULL;
1097}
1098
1099void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1100 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001101 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001102 RegStorage t_reg = AllocTemp();
1103 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1104 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 FreeTemp(t_reg);
1106 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001107 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001108 }
1109}
1110
Mingyao Yange643a172014-04-08 11:02:52 -07001111void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001112 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001113 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001114
Chao-ying Fua0147762014-06-06 18:38:49 -07001115 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1116 } else {
1117 DCHECK(reg.IsPair());
1118
1119 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1120 RegStorage t_reg = AllocTemp();
1121 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1122 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1123 // The temp is no longer needed so free it at this time.
1124 FreeTemp(t_reg);
1125 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001126
1127 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001128 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129}
1130
Mingyao Yang80365d92014-04-18 12:10:58 -07001131void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1132 RegStorage array_base,
1133 int len_offset) {
1134 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1135 public:
1136 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1137 RegStorage index, RegStorage array_base, int32_t len_offset)
1138 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1139 index_(index), array_base_(array_base), len_offset_(len_offset) {
1140 }
1141
1142 void Compile() OVERRIDE {
1143 m2l_->ResetRegPool();
1144 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001145 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001146
1147 RegStorage new_index = index_;
1148 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001149 // TODO: clean-up to check not a number but with type
Andreas Gampeccc60262014-07-04 18:02:38 -07001150 if (index_ == m2l_->TargetReg(kArg1, kNotWide)) {
1151 if (array_base_ == m2l_->TargetReg(kArg0, kRef)) {
1152 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kNotWide), index_);
1153 new_index = m2l_->TargetReg(kArg2, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001154 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001155 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, kNotWide), index_);
1156 new_index = m2l_->TargetReg(kArg0, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001157 }
1158 }
1159 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001160 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1161 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1162 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, new_index,
1163 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001164 }
1165
1166 private:
1167 const RegStorage index_;
1168 const RegStorage array_base_;
1169 const int32_t len_offset_;
1170 };
1171
1172 OpRegMem(kOpCmp, index, array_base, len_offset);
Dave Allison69dfe512014-07-11 17:11:58 +00001173 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001174 LIR* branch = OpCondBranch(kCondUge, nullptr);
1175 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1176 index, array_base, len_offset));
1177}
1178
1179void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1180 RegStorage array_base,
1181 int32_t len_offset) {
1182 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1183 public:
1184 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1185 int32_t index, RegStorage array_base, int32_t len_offset)
1186 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1187 index_(index), array_base_(array_base), len_offset_(len_offset) {
1188 }
1189
1190 void Compile() OVERRIDE {
1191 m2l_->ResetRegPool();
1192 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001193 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001194
1195 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001196 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1197 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1198 x86_m2l->LoadConstant(m2l_->TargetReg(kArg0, kNotWide), index_);
1199 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, m2l_->TargetReg(kArg0, kNotWide),
1200 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001201 }
1202
1203 private:
1204 const int32_t index_;
1205 const RegStorage array_base_;
1206 const int32_t len_offset_;
1207 };
1208
1209 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
Dave Allison69dfe512014-07-11 17:11:58 +00001210 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001211 LIR* branch = OpCondBranch(kCondLs, nullptr);
1212 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1213 index, array_base, len_offset));
1214}
1215
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001217LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001218 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001219 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1220 } else {
1221 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1222 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1224}
1225
1226// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001227LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001229 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230}
1231
buzbee11b63d12013-08-27 07:34:17 -07001232bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001233 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001234 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1235 return false;
1236}
1237
Ian Rogerse2143c02014-03-28 08:47:16 -07001238bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1239 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1240 return false;
1241}
1242
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001243LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 LOG(FATAL) << "Unexpected use of OpIT in x86";
1245 return NULL;
1246}
1247
Dave Allison3da67a52014-04-02 17:03:45 -07001248void X86Mir2Lir::OpEndIT(LIR* it) {
1249 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1250}
1251
buzbee2700f7e2014-03-07 09:46:20 -08001252void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001253 switch (val) {
1254 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001255 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001256 break;
1257 case 1:
1258 OpRegCopy(dest, src);
1259 break;
1260 default:
1261 OpRegRegImm(kOpMul, dest, src, val);
1262 break;
1263 }
1264}
1265
buzbee2700f7e2014-03-07 09:46:20 -08001266void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001267 // All memory accesses below reference dalvik regs.
1268 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1269
Mark Mendell4708dcd2014-01-22 09:05:18 -08001270 LIR *m;
1271 switch (val) {
1272 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001273 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001274 break;
1275 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001276 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001277 break;
1278 default:
buzbee091cc402014-03-31 10:14:40 -07001279 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1280 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001281 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1282 break;
1283 }
1284}
1285
Mark Mendelle02d48f2014-01-15 11:19:23 -08001286void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001287 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001288 // All memory accesses below reference dalvik regs.
1289 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1290
Elena Sayapinadd644502014-07-01 18:39:52 +07001291 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001292 if (rl_src1.is_const) {
1293 std::swap(rl_src1, rl_src2);
1294 }
1295 // Are we multiplying by a constant?
1296 if (rl_src2.is_const) {
1297 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1298 if (val == 0) {
1299 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1300 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1301 StoreValueWide(rl_dest, rl_result);
1302 return;
1303 } else if (val == 1) {
1304 StoreValueWide(rl_dest, rl_src1);
1305 return;
1306 } else if (val == 2) {
1307 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1308 return;
1309 } else if (IsPowerOfTwo(val)) {
1310 int shift_amount = LowestSetBit(val);
1311 if (!BadOverlap(rl_src1, rl_dest)) {
1312 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1313 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1314 rl_src1, shift_amount);
1315 StoreValueWide(rl_dest, rl_result);
1316 return;
1317 }
1318 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001319 }
1320 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1321 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1322 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1323 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1324 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1325 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1326 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1327 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1328 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1329 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1330 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1331 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1332 } else {
1333 OpRegCopy(rl_result.reg, rl_src1.reg);
1334 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1335 }
1336 StoreValueWide(rl_dest, rl_result);
1337 return;
1338 }
1339
Mark Mendell4708dcd2014-01-22 09:05:18 -08001340 if (rl_src1.is_const) {
1341 std::swap(rl_src1, rl_src2);
1342 }
1343 // Are we multiplying by a constant?
1344 if (rl_src2.is_const) {
1345 // Do special compare/branch against simple const operand
1346 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1347 if (val == 0) {
1348 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001349 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1350 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001351 StoreValueWide(rl_dest, rl_result);
1352 return;
1353 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001354 StoreValueWide(rl_dest, rl_src1);
1355 return;
1356 } else if (val == 2) {
1357 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1358 return;
1359 } else if (IsPowerOfTwo(val)) {
1360 int shift_amount = LowestSetBit(val);
1361 if (!BadOverlap(rl_src1, rl_dest)) {
1362 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1363 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1364 rl_src1, shift_amount);
1365 StoreValueWide(rl_dest, rl_result);
1366 return;
1367 }
1368 }
1369
1370 // Okay, just bite the bullet and do it.
1371 int32_t val_lo = Low32Bits(val);
1372 int32_t val_hi = High32Bits(val);
1373 FlushAllRegs();
1374 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001375 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001376 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1377 int displacement = SRegOffset(rl_src1.s_reg_low);
1378
1379 // ECX <- 1H * 2L
1380 // EAX <- 1L * 2H
1381 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001382 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1383 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001384 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001385 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1386 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001387 }
1388
1389 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001390 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001391
1392 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001393 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001394
1395 // EDX:EAX <- 2L * 1L (double precision)
1396 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001397 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001398 } else {
buzbee091cc402014-03-31 10:14:40 -07001399 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001400 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1401 true /* is_load */, true /* is_64bit */);
1402 }
1403
1404 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001405 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001406
1407 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001408 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1409 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001410 StoreValueWide(rl_dest, rl_result);
1411 return;
1412 }
1413
1414 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001415 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1416 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1417 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1418
Mark Mendell4708dcd2014-01-22 09:05:18 -08001419 FlushAllRegs();
1420 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001421 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1422 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001423
1424 // At this point, the VRs are in their home locations.
1425 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1426 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1427
1428 // ECX <- 1H
1429 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001430 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001431 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001432 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1433 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001434 }
1435
Mark Mendellde99bba2014-02-14 12:15:02 -08001436 if (is_square) {
1437 // Take advantage of the fact that the values are the same.
1438 // ECX <- ECX * 2L (1H * 2L)
1439 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001440 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001441 } else {
1442 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001443 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1444 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001445 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1446 true /* is_load */, true /* is_64bit */);
1447 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001448
Mark Mendellde99bba2014-02-14 12:15:02 -08001449 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001450 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001451 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001452 // EAX <- 2H
1453 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001454 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001455 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001456 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1457 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001458 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001459
Mark Mendellde99bba2014-02-14 12:15:02 -08001460 // EAX <- EAX * 1L (2H * 1L)
1461 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001462 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001463 } else {
1464 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001465 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1466 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001467 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1468 true /* is_load */, true /* is_64bit */);
1469 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001470
Mark Mendellde99bba2014-02-14 12:15:02 -08001471 // ECX <- ECX * 2L (1H * 2L)
1472 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001473 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001474 } else {
1475 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001476 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1477 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001478 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1479 true /* is_load */, true /* is_64bit */);
1480 }
1481
1482 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001483 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001484 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001485
1486 // EAX <- 2L
1487 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001488 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001489 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001490 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1491 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001492 }
1493
1494 // EDX:EAX <- 2L * 1L (double precision)
1495 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001496 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001497 } else {
1498 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001499 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001500 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1501 true /* is_load */, true /* is_64bit */);
1502 }
1503
1504 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001505 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001506
1507 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001508 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001509 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001510 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001511}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001512
1513void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1514 Instruction::Code op) {
1515 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1516 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1517 if (rl_src.location == kLocPhysReg) {
1518 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001519 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001520 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001521 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1522 } else {
1523 rl_src = LoadValueWide(rl_src, kCoreReg);
1524 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1525 // The registers are the same, so we would clobber it before the use.
1526 RegStorage temp_reg = AllocTemp();
1527 OpRegCopy(temp_reg, rl_dest.reg);
1528 rl_src.reg.SetHighReg(temp_reg.GetReg());
1529 }
1530 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001531
Chao-ying Fua0147762014-06-06 18:38:49 -07001532 x86op = GetOpcode(op, rl_dest, rl_src, true);
1533 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1534 FreeTemp(rl_src.reg); // ???
1535 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001536 return;
1537 }
1538
1539 // RHS is in memory.
1540 DCHECK((rl_src.location == kLocDalvikFrame) ||
1541 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001542 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001543 int displacement = SRegOffset(rl_src.s_reg_low);
1544
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001545 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -07001546 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(),
1547 r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001548 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1549 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001550 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001551 x86op = GetOpcode(op, rl_dest, rl_src, true);
1552 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001553 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1554 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001555 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556}
1557
Mark Mendelle02d48f2014-01-15 11:19:23 -08001558void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001559 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001560 if (rl_dest.location == kLocPhysReg) {
1561 // Ensure we are in a register pair
1562 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1563
buzbee30adc732014-05-09 15:10:18 -07001564 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001565 GenLongRegOrMemOp(rl_result, rl_src, op);
1566 StoreFinalValueWide(rl_dest, rl_result);
1567 return;
1568 }
1569
1570 // It wasn't in registers, so it better be in memory.
1571 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1572 (rl_dest.location == kLocCompilerTemp));
1573 rl_src = LoadValueWide(rl_src, kCoreReg);
1574
1575 // Operate directly into memory.
1576 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001577 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001578 int displacement = SRegOffset(rl_dest.s_reg_low);
1579
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001580 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001581 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001582 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001583 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001584 true /* is_load */, true /* is64bit */);
1585 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001586 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001587 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001588 x86op = GetOpcode(op, rl_dest, rl_src, true);
1589 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001590 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1591 true /* is_load */, true /* is64bit */);
1592 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1593 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001594 }
buzbee2700f7e2014-03-07 09:46:20 -08001595 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001596}
1597
Mark Mendelle02d48f2014-01-15 11:19:23 -08001598void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1599 RegLocation rl_src2, Instruction::Code op,
1600 bool is_commutative) {
1601 // Is this really a 2 operand operation?
1602 switch (op) {
1603 case Instruction::ADD_LONG_2ADDR:
1604 case Instruction::SUB_LONG_2ADDR:
1605 case Instruction::AND_LONG_2ADDR:
1606 case Instruction::OR_LONG_2ADDR:
1607 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001608 if (GenerateTwoOperandInstructions()) {
1609 GenLongArith(rl_dest, rl_src2, op);
1610 return;
1611 }
1612 break;
1613
Mark Mendelle02d48f2014-01-15 11:19:23 -08001614 default:
1615 break;
1616 }
1617
1618 if (rl_dest.location == kLocPhysReg) {
1619 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1620
1621 // We are about to clobber the LHS, so it needs to be a temp.
1622 rl_result = ForceTempWide(rl_result);
1623
1624 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001625 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001626 GenLongRegOrMemOp(rl_result, rl_src2, op);
1627
1628 // And now record that the result is in the temp.
1629 StoreFinalValueWide(rl_dest, rl_result);
1630 return;
1631 }
1632
1633 // It wasn't in registers, so it better be in memory.
1634 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1635 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001636 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1637 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001638
1639 // Get one of the source operands into temporary register.
1640 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001641 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001642 if (IsTemp(rl_src1.reg)) {
1643 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1644 } else if (is_commutative) {
1645 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1646 // We need at least one of them to be a temporary.
1647 if (!IsTemp(rl_src2.reg)) {
1648 rl_src1 = ForceTempWide(rl_src1);
1649 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1650 } else {
1651 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1652 StoreFinalValueWide(rl_dest, rl_src2);
1653 return;
1654 }
1655 } else {
1656 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001657 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001658 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001659 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001660 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001661 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1662 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1663 } else if (is_commutative) {
1664 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1665 // We need at least one of them to be a temporary.
1666 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1667 rl_src1 = ForceTempWide(rl_src1);
1668 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1669 } else {
1670 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1671 StoreFinalValueWide(rl_dest, rl_src2);
1672 return;
1673 }
1674 } else {
1675 // Need LHS to be the temp.
1676 rl_src1 = ForceTempWide(rl_src1);
1677 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1678 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001679 }
1680
1681 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001682}
1683
Mark Mendelle02d48f2014-01-15 11:19:23 -08001684void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001685 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001686 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1687}
1688
1689void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1690 RegLocation rl_src1, RegLocation rl_src2) {
1691 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1692}
1693
1694void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1695 RegLocation rl_src1, RegLocation rl_src2) {
1696 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1697}
1698
1699void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1700 RegLocation rl_src1, RegLocation rl_src2) {
1701 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1702}
1703
1704void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1705 RegLocation rl_src1, RegLocation rl_src2) {
1706 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001707}
1708
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001709void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001710 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001711 rl_src = LoadValueWide(rl_src, kCoreReg);
1712 RegLocation rl_result;
1713 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1714 OpRegCopy(rl_result.reg, rl_src.reg);
1715 OpReg(kOpNot, rl_result.reg);
1716 StoreValueWide(rl_dest, rl_result);
1717 } else {
1718 LOG(FATAL) << "Unexpected use GenNotLong()";
1719 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001720}
1721
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001722void X86Mir2Lir::GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src,
1723 int64_t imm, bool is_div) {
1724 if (imm == 0) {
1725 GenDivZeroException();
1726 } else if (imm == 1) {
1727 if (is_div) {
1728 // x / 1 == x.
1729 StoreValueWide(rl_dest, rl_src);
1730 } else {
1731 // x % 1 == 0.
1732 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1733 LoadConstantWide(rl_result.reg, 0);
1734 StoreValueWide(rl_dest, rl_result);
1735 }
1736 } else if (imm == -1) { // handle 0x8000000000000000 / -1 special case.
1737 if (is_div) {
1738 rl_src = LoadValueWide(rl_src, kCoreReg);
1739 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1740 RegStorage rs_temp = AllocTempWide();
1741
1742 OpRegCopy(rl_result.reg, rl_src.reg);
1743 LoadConstantWide(rs_temp, 0x8000000000000000);
1744
1745 // If x == MIN_LONG, return MIN_LONG.
1746 OpRegReg(kOpCmp, rl_src.reg, rs_temp);
1747 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
1748
1749 // For x != MIN_LONG, x / -1 == -x.
1750 OpReg(kOpNeg, rl_result.reg);
1751
1752 minint_branch->target = NewLIR0(kPseudoTargetLabel);
1753 FreeTemp(rs_temp);
1754 StoreValueWide(rl_dest, rl_result);
1755 } else {
1756 // x % -1 == 0.
1757 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1758 LoadConstantWide(rl_result.reg, 0);
1759 StoreValueWide(rl_dest, rl_result);
1760 }
1761 } else if (is_div && IsPowerOfTwo(std::abs(imm))) {
1762 // Division using shifting.
1763 rl_src = LoadValueWide(rl_src, kCoreReg);
1764 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1765 if (IsSameReg(rl_result.reg, rl_src.reg)) {
1766 RegStorage rs_temp = AllocTypedTempWide(false, kCoreReg);
1767 rl_result.reg.SetReg(rs_temp.GetReg());
1768 }
1769 LoadConstantWide(rl_result.reg, std::abs(imm) - 1);
1770 OpRegReg(kOpAdd, rl_result.reg, rl_src.reg);
1771 NewLIR2(kX86Test64RR, rl_src.reg.GetReg(), rl_src.reg.GetReg());
1772 OpCondRegReg(kOpCmov, kCondPl, rl_result.reg, rl_src.reg);
1773 int shift_amount = LowestSetBit(imm);
1774 OpRegImm(kOpAsr, rl_result.reg, shift_amount);
1775 if (imm < 0) {
1776 OpReg(kOpNeg, rl_result.reg);
1777 }
1778 StoreValueWide(rl_dest, rl_result);
1779 } else {
1780 CHECK(imm <= -2 || imm >= 2);
1781
1782 FlushReg(rs_r0q);
1783 Clobber(rs_r0q);
1784 LockTemp(rs_r0q);
1785 FlushReg(rs_r2q);
1786 Clobber(rs_r2q);
1787 LockTemp(rs_r2q);
1788
1789 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r2q, INVALID_SREG, INVALID_SREG};
1790
1791 // Use H.S.Warren's Hacker's Delight Chapter 10 and
1792 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
1793 int64_t magic;
1794 int shift;
1795 CalculateMagicAndShift(imm, magic, shift, true /* is_long */);
1796
1797 /*
1798 * For imm >= 2,
1799 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
1800 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
1801 * For imm <= -2,
1802 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
1803 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
1804 * We implement this algorithm in the following way:
1805 * 1. multiply magic number m and numerator n, get the higher 64bit result in RDX
1806 * 2. if imm > 0 and magic < 0, add numerator to RDX
1807 * if imm < 0 and magic > 0, sub numerator from RDX
1808 * 3. if S !=0, SAR S bits for RDX
1809 * 4. add 1 to RDX if RDX < 0
1810 * 5. Thus, RDX is the quotient
1811 */
1812
1813 // Numerator into RAX.
1814 RegStorage numerator_reg;
1815 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
1816 // We will need the value later.
1817 rl_src = LoadValueWide(rl_src, kCoreReg);
1818 numerator_reg = rl_src.reg;
1819 OpRegCopyWide(rs_r0q, numerator_reg);
1820 } else {
1821 // Only need this once. Just put it into RAX.
1822 LoadValueDirectWideFixed(rl_src, rs_r0q);
1823 }
1824
1825 // RDX = magic.
1826 LoadConstantWide(rs_r2q, magic);
1827
1828 // RDX:RAX = magic & dividend.
1829 NewLIR1(kX86Imul64DaR, rs_r2q.GetReg());
1830
1831 if (imm > 0 && magic < 0) {
1832 // Add numerator to RDX.
1833 DCHECK(numerator_reg.Valid());
1834 OpRegReg(kOpAdd, rs_r2q, numerator_reg);
1835 } else if (imm < 0 && magic > 0) {
1836 DCHECK(numerator_reg.Valid());
1837 OpRegReg(kOpSub, rs_r2q, numerator_reg);
1838 }
1839
1840 // Do we need the shift?
1841 if (shift != 0) {
1842 // Shift RDX by 'shift' bits.
1843 OpRegImm(kOpAsr, rs_r2q, shift);
1844 }
1845
1846 // Move RDX to RAX.
1847 OpRegCopyWide(rs_r0q, rs_r2q);
1848
1849 // Move sign bit to bit 0, zeroing the rest.
1850 OpRegImm(kOpLsr, rs_r2q, 63);
1851
1852 // RDX = RDX + RAX.
1853 OpRegReg(kOpAdd, rs_r2q, rs_r0q);
1854
1855 // Quotient is in RDX.
1856 if (!is_div) {
1857 // We need to compute the remainder.
1858 // Remainder is divisor - (quotient * imm).
1859 DCHECK(numerator_reg.Valid());
1860 OpRegCopyWide(rs_r0q, numerator_reg);
1861
1862 // Imul doesn't support 64-bit imms.
1863 if (imm > std::numeric_limits<int32_t>::max() ||
1864 imm < std::numeric_limits<int32_t>::min()) {
1865 RegStorage rs_temp = AllocTempWide();
1866 LoadConstantWide(rs_temp, imm);
1867
1868 // RAX = numerator * imm.
1869 NewLIR2(kX86Imul64RR, rs_r2q.GetReg(), rs_temp.GetReg());
1870
1871 FreeTemp(rs_temp);
1872 } else {
1873 // RAX = numerator * imm.
1874 int short_imm = static_cast<int>(imm);
1875 NewLIR3(kX86Imul64RRI, rs_r2q.GetReg(), rs_r2q.GetReg(), short_imm);
1876 }
1877
1878 // RDX -= RAX.
1879 OpRegReg(kOpSub, rs_r0q, rs_r2q);
1880
1881 // Store result.
1882 OpRegCopyWide(rl_result.reg, rs_r0q);
1883 } else {
1884 // Store result.
1885 OpRegCopyWide(rl_result.reg, rs_r2q);
1886 }
1887 StoreValueWide(rl_dest, rl_result);
1888 FreeTemp(rs_r0q);
1889 FreeTemp(rs_r2q);
1890 }
1891}
1892
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001893void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001894 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001895 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001896 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1897 return;
1898 }
1899
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001900 if (rl_src2.is_const) {
1901 DCHECK(rl_src2.wide);
1902 int64_t imm = mir_graph_->ConstantValueWide(rl_src2);
1903 GenDivRemLongLit(rl_dest, rl_src1, imm, is_div);
1904 return;
1905 }
1906
Chao-ying Fua0147762014-06-06 18:38:49 -07001907 // We have to use fixed registers, so flush all the temps.
1908 FlushAllRegs();
1909 LockCallTemps(); // Prepare for explicit register usage.
1910
1911 // Load LHS into RAX.
1912 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1913
1914 // Load RHS into RCX.
1915 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1916
1917 // Copy LHS sign bit into RDX.
1918 NewLIR0(kx86Cqo64Da);
1919
1920 // Handle division by zero case.
1921 GenDivZeroCheckWide(rs_r1q);
1922
1923 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1924 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1925 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1926
1927 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001928 LoadConstantWide(rs_r6q, 0x8000000000000000);
1929 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001930 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
Chao-ying Fua0147762014-06-06 18:38:49 -07001931
1932 // In 0x8000000000000000/-1 case.
1933 if (!is_div) {
1934 // For DIV, RAX is already right. For REM, we need RDX 0.
1935 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1936 }
1937 LIR* done = NewLIR1(kX86Jmp8, 0);
1938
1939 // Expected case.
1940 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1941 minint_branch->target = minus_one_branch->target;
1942 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1943 done->target = NewLIR0(kPseudoTargetLabel);
1944
1945 // Result is in RAX for div and RDX for rem.
1946 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1947 if (!is_div) {
1948 rl_result.reg.SetReg(r2q);
1949 }
1950
1951 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001952}
1953
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001954void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001955 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001956 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001957 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001958 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1959 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1960 } else {
1961 rl_result = ForceTempWide(rl_src);
1962 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1963 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1964 // The registers are the same, so we would clobber it before the use.
1965 RegStorage temp_reg = AllocTemp();
1966 OpRegCopy(temp_reg, rl_result.reg);
1967 rl_result.reg.SetHighReg(temp_reg.GetReg());
1968 }
1969 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1970 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1971 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001972 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001973 StoreValueWide(rl_dest, rl_result);
1974}
1975
buzbee091cc402014-03-31 10:14:40 -07001976void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001977 DCHECK_EQ(kX86, cu_->instruction_set);
1978 X86OpCode opcode = kX86Bkpt;
1979 switch (op) {
1980 case kOpCmp: opcode = kX86Cmp32RT; break;
1981 case kOpMov: opcode = kX86Mov32RT; break;
1982 default:
1983 LOG(FATAL) << "Bad opcode: " << op;
1984 break;
1985 }
1986 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1987}
1988
1989void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1990 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001991 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001992 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001993 switch (op) {
1994 case kOpCmp: opcode = kX86Cmp64RT; break;
1995 case kOpMov: opcode = kX86Mov64RT; break;
1996 default:
1997 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1998 break;
1999 }
2000 } else {
2001 switch (op) {
2002 case kOpCmp: opcode = kX86Cmp32RT; break;
2003 case kOpMov: opcode = kX86Mov32RT; break;
2004 default:
2005 LOG(FATAL) << "Bad opcode: " << op;
2006 break;
2007 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002008 }
buzbee091cc402014-03-31 10:14:40 -07002009 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07002010}
2011
2012/*
2013 * Generate array load
2014 */
2015void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07002016 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07002017 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002018 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07002019 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002020 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002021
Mark Mendell343adb52013-12-18 06:02:17 -08002022 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07002023 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002024 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
2025 } else {
2026 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
2027 }
2028
Mark Mendell343adb52013-12-18 06:02:17 -08002029 bool constant_index = rl_index.is_const;
2030 int32_t constant_index_value = 0;
2031 if (!constant_index) {
2032 rl_index = LoadValue(rl_index, kCoreReg);
2033 } else {
2034 constant_index_value = mir_graph_->ConstantValue(rl_index);
2035 // If index is constant, just fold it into the data offset
2036 data_offset += constant_index_value << scale;
2037 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08002038 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08002039 }
2040
Brian Carlstrom7940e442013-07-12 13:46:57 -07002041 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08002042 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002043
2044 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08002045 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07002046 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002047 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07002048 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002049 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002050 }
Mark Mendell343adb52013-12-18 06:02:17 -08002051 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002052 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07002053 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002054 StoreValueWide(rl_dest, rl_result);
2055 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002056 StoreValue(rl_dest, rl_result);
2057 }
2058}
2059
2060/*
2061 * Generate array store
2062 *
2063 */
2064void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07002065 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07002066 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002067 int len_offset = mirror::Array::LengthOffset().Int32Value();
2068 int data_offset;
2069
buzbee695d13a2014-04-19 13:32:20 -07002070 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002071 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
2072 } else {
2073 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
2074 }
2075
buzbeea0cd2d72014-06-01 09:33:49 -07002076 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08002077 bool constant_index = rl_index.is_const;
2078 int32_t constant_index_value = 0;
2079 if (!constant_index) {
2080 rl_index = LoadValue(rl_index, kCoreReg);
2081 } else {
2082 // If index is constant, just fold it into the data offset
2083 constant_index_value = mir_graph_->ConstantValue(rl_index);
2084 data_offset += constant_index_value << scale;
2085 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08002086 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08002087 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002088
2089 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08002090 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002091
2092 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08002093 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07002094 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002095 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07002096 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002097 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002098 }
buzbee695d13a2014-04-19 13:32:20 -07002099 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002100 rl_src = LoadValueWide(rl_src, reg_class);
2101 } else {
2102 rl_src = LoadValue(rl_src, reg_class);
2103 }
2104 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002105 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002106 RegStorage temp = AllocTemp();
2107 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002108 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002109 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002110 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002111 }
Ian Rogersa9a82542013-10-04 11:17:26 -07002112 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07002113 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08002114 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07002115 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08002116 }
buzbee2700f7e2014-03-07 09:46:20 -08002117 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002118 }
2119}
2120
Mark Mendell4708dcd2014-01-22 09:05:18 -08002121RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
2122 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002123 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07002124 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002125 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
2126 switch (opcode) {
2127 case Instruction::SHL_LONG:
2128 case Instruction::SHL_LONG_2ADDR:
2129 op = kOpLsl;
2130 break;
2131 case Instruction::SHR_LONG:
2132 case Instruction::SHR_LONG_2ADDR:
2133 op = kOpAsr;
2134 break;
2135 case Instruction::USHR_LONG:
2136 case Instruction::USHR_LONG_2ADDR:
2137 op = kOpLsr;
2138 break;
2139 default:
2140 LOG(FATAL) << "Unexpected case";
2141 }
2142 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
2143 } else {
2144 switch (opcode) {
2145 case Instruction::SHL_LONG:
2146 case Instruction::SHL_LONG_2ADDR:
2147 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
2148 if (shift_amount == 32) {
2149 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
2150 LoadConstant(rl_result.reg.GetLow(), 0);
2151 } else if (shift_amount > 31) {
2152 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
2153 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
2154 LoadConstant(rl_result.reg.GetLow(), 0);
2155 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002156 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002157 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2158 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
2159 shift_amount);
2160 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
2161 }
2162 break;
2163 case Instruction::SHR_LONG:
2164 case Instruction::SHR_LONG_2ADDR:
2165 if (shift_amount == 32) {
2166 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2167 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2168 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
2169 } else if (shift_amount > 31) {
2170 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2171 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2172 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
2173 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
2174 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002175 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002176 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2177 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
2178 shift_amount);
2179 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
2180 }
2181 break;
2182 case Instruction::USHR_LONG:
2183 case Instruction::USHR_LONG_2ADDR:
2184 if (shift_amount == 32) {
2185 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2186 LoadConstant(rl_result.reg.GetHigh(), 0);
2187 } else if (shift_amount > 31) {
2188 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2189 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
2190 LoadConstant(rl_result.reg.GetHigh(), 0);
2191 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002192 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002193 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2194 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
2195 shift_amount);
2196 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
2197 }
2198 break;
2199 default:
2200 LOG(FATAL) << "Unexpected case";
2201 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08002202 }
2203 return rl_result;
2204}
2205
Brian Carlstrom7940e442013-07-12 13:46:57 -07002206void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08002207 RegLocation rl_src, RegLocation rl_shift) {
2208 // Per spec, we only care about low 6 bits of shift amount.
2209 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
2210 if (shift_amount == 0) {
2211 rl_src = LoadValueWide(rl_src, kCoreReg);
2212 StoreValueWide(rl_dest, rl_src);
2213 return;
2214 } else if (shift_amount == 1 &&
2215 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
2216 // Need to handle this here to avoid calling StoreValueWide twice.
2217 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
2218 return;
2219 }
2220 if (BadOverlap(rl_src, rl_dest)) {
2221 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
2222 return;
2223 }
2224 rl_src = LoadValueWide(rl_src, kCoreReg);
2225 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
2226 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002227}
2228
2229void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002230 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002231 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002232 switch (opcode) {
2233 case Instruction::ADD_LONG:
2234 case Instruction::AND_LONG:
2235 case Instruction::OR_LONG:
2236 case Instruction::XOR_LONG:
2237 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002238 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002239 } else {
2240 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002241 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002242 }
2243 break;
2244 case Instruction::SUB_LONG:
2245 case Instruction::SUB_LONG_2ADDR:
2246 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002247 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002248 } else {
2249 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002250 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002251 }
2252 break;
2253 case Instruction::ADD_LONG_2ADDR:
2254 case Instruction::OR_LONG_2ADDR:
2255 case Instruction::XOR_LONG_2ADDR:
2256 case Instruction::AND_LONG_2ADDR:
2257 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002258 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002259 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002260 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002261 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002262 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002263 } else {
2264 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002265 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002266 }
2267 break;
2268 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002269 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002270 break;
2271 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002272
2273 if (!isConstSuccess) {
2274 // Default - bail to non-const handler.
2275 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2276 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002277}
2278
2279bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2280 switch (op) {
2281 case Instruction::AND_LONG_2ADDR:
2282 case Instruction::AND_LONG:
2283 return value == -1;
2284 case Instruction::OR_LONG:
2285 case Instruction::OR_LONG_2ADDR:
2286 case Instruction::XOR_LONG:
2287 case Instruction::XOR_LONG_2ADDR:
2288 return value == 0;
2289 default:
2290 return false;
2291 }
2292}
2293
2294X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2295 bool is_high_op) {
2296 bool rhs_in_mem = rhs.location != kLocPhysReg;
2297 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002298 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002299 DCHECK(!rhs_in_mem || !dest_in_mem);
2300 switch (op) {
2301 case Instruction::ADD_LONG:
2302 case Instruction::ADD_LONG_2ADDR:
2303 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002304 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002305 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002306 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002307 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002308 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002309 case Instruction::SUB_LONG:
2310 case Instruction::SUB_LONG_2ADDR:
2311 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002312 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002313 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002314 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002315 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002316 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002317 case Instruction::AND_LONG_2ADDR:
2318 case Instruction::AND_LONG:
2319 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002320 return is64Bit ? kX86And64MR : kX86And32MR;
2321 }
2322 if (is64Bit) {
2323 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002324 }
2325 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2326 case Instruction::OR_LONG:
2327 case Instruction::OR_LONG_2ADDR:
2328 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002329 return is64Bit ? kX86Or64MR : kX86Or32MR;
2330 }
2331 if (is64Bit) {
2332 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002333 }
2334 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2335 case Instruction::XOR_LONG:
2336 case Instruction::XOR_LONG_2ADDR:
2337 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002338 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2339 }
2340 if (is64Bit) {
2341 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002342 }
2343 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2344 default:
2345 LOG(FATAL) << "Unexpected opcode: " << op;
2346 return kX86Add32RR;
2347 }
2348}
2349
2350X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2351 int32_t value) {
2352 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002353 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002354 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002355 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002356 switch (op) {
2357 case Instruction::ADD_LONG:
2358 case Instruction::ADD_LONG_2ADDR:
2359 if (byte_imm) {
2360 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002361 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002362 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002363 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002364 }
2365 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002366 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002367 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002368 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002369 case Instruction::SUB_LONG:
2370 case Instruction::SUB_LONG_2ADDR:
2371 if (byte_imm) {
2372 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002373 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002374 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002375 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002376 }
2377 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002378 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002379 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002380 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002381 case Instruction::AND_LONG_2ADDR:
2382 case Instruction::AND_LONG:
2383 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002384 if (is64Bit) {
2385 return in_mem ? kX86And64MI8 : kX86And64RI8;
2386 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002387 return in_mem ? kX86And32MI8 : kX86And32RI8;
2388 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002389 if (is64Bit) {
2390 return in_mem ? kX86And64MI : kX86And64RI;
2391 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002392 return in_mem ? kX86And32MI : kX86And32RI;
2393 case Instruction::OR_LONG:
2394 case Instruction::OR_LONG_2ADDR:
2395 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002396 if (is64Bit) {
2397 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2398 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002399 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2400 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002401 if (is64Bit) {
2402 return in_mem ? kX86Or64MI : kX86Or64RI;
2403 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002404 return in_mem ? kX86Or32MI : kX86Or32RI;
2405 case Instruction::XOR_LONG:
2406 case Instruction::XOR_LONG_2ADDR:
2407 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002408 if (is64Bit) {
2409 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2410 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002411 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2412 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002413 if (is64Bit) {
2414 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2415 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002416 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2417 default:
2418 LOG(FATAL) << "Unexpected opcode: " << op;
2419 return kX86Add32MI;
2420 }
2421}
2422
Chao-ying Fua0147762014-06-06 18:38:49 -07002423bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002424 DCHECK(rl_src.is_const);
2425 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002426
Elena Sayapinadd644502014-07-01 18:39:52 +07002427 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002428 // We can do with imm only if it fits 32 bit
2429 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2430 return false;
2431 }
2432
2433 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2434
2435 if ((rl_dest.location == kLocDalvikFrame) ||
2436 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002437 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002438 int displacement = SRegOffset(rl_dest.s_reg_low);
2439
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002440 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002441 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2442 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2443 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2444 true /* is_load */, true /* is64bit */);
2445 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2446 false /* is_load */, true /* is64bit */);
2447 return true;
2448 }
2449
2450 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2451 DCHECK_EQ(rl_result.location, kLocPhysReg);
2452 DCHECK(!rl_result.reg.IsFloat());
2453
2454 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2455 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2456
2457 StoreValueWide(rl_dest, rl_result);
2458 return true;
2459 }
2460
Mark Mendelle02d48f2014-01-15 11:19:23 -08002461 int32_t val_lo = Low32Bits(val);
2462 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002463 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002464
2465 // Can we just do this into memory?
2466 if ((rl_dest.location == kLocDalvikFrame) ||
2467 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002468 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002469 int displacement = SRegOffset(rl_dest.s_reg_low);
2470
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002471 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002472 if (!IsNoOp(op, val_lo)) {
2473 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002474 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002475 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002476 true /* is_load */, true /* is64bit */);
2477 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002478 false /* is_load */, true /* is64bit */);
2479 }
2480 if (!IsNoOp(op, val_hi)) {
2481 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002482 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002483 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002484 true /* is_load */, true /* is64bit */);
2485 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002486 false /* is_load */, true /* is64bit */);
2487 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002488 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002489 }
2490
2491 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2492 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002493 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002494
2495 if (!IsNoOp(op, val_lo)) {
2496 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002497 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002498 }
2499 if (!IsNoOp(op, val_hi)) {
2500 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002501 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002502 }
2503 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002504 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002505}
2506
Chao-ying Fua0147762014-06-06 18:38:49 -07002507bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002508 RegLocation rl_src2, Instruction::Code op) {
2509 DCHECK(rl_src2.is_const);
2510 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002511
Elena Sayapinadd644502014-07-01 18:39:52 +07002512 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002513 // We can do with imm only if it fits 32 bit
2514 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2515 return false;
2516 }
2517 if (rl_dest.location == kLocPhysReg &&
2518 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2519 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002520 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002521 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2522 StoreFinalValueWide(rl_dest, rl_dest);
2523 return true;
2524 }
2525
2526 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2527 // We need the values to be in a temporary
2528 RegLocation rl_result = ForceTempWide(rl_src1);
2529
2530 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2531 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2532
2533 StoreFinalValueWide(rl_dest, rl_result);
2534 return true;
2535 }
2536
Mark Mendelle02d48f2014-01-15 11:19:23 -08002537 int32_t val_lo = Low32Bits(val);
2538 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002539 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2540 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002541
2542 // Can we do this directly into the destination registers?
2543 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002544 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002545 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002546 if (!IsNoOp(op, val_lo)) {
2547 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002548 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002549 }
2550 if (!IsNoOp(op, val_hi)) {
2551 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002552 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002553 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002554
2555 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002556 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002557 }
2558
2559 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2560 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2561
2562 // We need the values to be in a temporary
2563 RegLocation rl_result = ForceTempWide(rl_src1);
2564 if (!IsNoOp(op, val_lo)) {
2565 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002566 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002567 }
2568 if (!IsNoOp(op, val_hi)) {
2569 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002570 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002571 }
2572
2573 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002574 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002575}
2576
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002577// For final classes there are no sub-classes to check and so we can answer the instance-of
2578// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2579void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2580 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002581 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002582 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002583 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002584
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002585 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002586 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002587 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002588 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002589 }
2590
2591 // Assume that there is no match.
2592 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002593 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002594
Mark Mendellade54a22014-06-09 12:49:55 -04002595 // We will use this register to compare to memory below.
2596 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2597 // For this reason, force allocation of a 32 bit register to use, so that the
2598 // compare to memory will be done using a 32 bit comparision.
2599 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2600 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002601
2602 // If Method* is already in a register, we can save a copy.
2603 RegLocation rl_method = mir_graph_->GetMethodLoc();
Andreas Gampeccc60262014-07-04 18:02:38 -07002604 int32_t offset_of_type = mirror::Array::DataOffset(
2605 sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2606 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002607
2608 if (rl_method.location == kLocPhysReg) {
2609 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002610 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002611 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002612 } else {
buzbee695d13a2014-04-19 13:32:20 -07002613 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002614 check_class, kNotVolatile);
2615 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002616 }
2617 } else {
2618 LoadCurrMethodDirect(check_class);
2619 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002620 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002621 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002622 } else {
buzbee695d13a2014-04-19 13:32:20 -07002623 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002624 check_class, kNotVolatile);
2625 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002626 }
2627 }
2628
2629 // Compare the computed class to the class in the object.
2630 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002631 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002632
2633 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002634 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002635
2636 LIR* target = NewLIR0(kPseudoTargetLabel);
2637 null_branchover->target = target;
2638 FreeTemp(check_class);
2639 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002640 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002641 FreeTemp(result_reg);
2642 }
2643 StoreValue(rl_dest, rl_result);
2644}
2645
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002646void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2647 RegLocation rl_lhs, RegLocation rl_rhs) {
2648 OpKind op = kOpBkpt;
2649 bool is_div_rem = false;
2650 bool unary = false;
2651 bool shift_op = false;
2652 bool is_two_addr = false;
2653 RegLocation rl_result;
2654 switch (opcode) {
2655 case Instruction::NEG_INT:
2656 op = kOpNeg;
2657 unary = true;
2658 break;
2659 case Instruction::NOT_INT:
2660 op = kOpMvn;
2661 unary = true;
2662 break;
2663 case Instruction::ADD_INT_2ADDR:
2664 is_two_addr = true;
2665 // Fallthrough
2666 case Instruction::ADD_INT:
2667 op = kOpAdd;
2668 break;
2669 case Instruction::SUB_INT_2ADDR:
2670 is_two_addr = true;
2671 // Fallthrough
2672 case Instruction::SUB_INT:
2673 op = kOpSub;
2674 break;
2675 case Instruction::MUL_INT_2ADDR:
2676 is_two_addr = true;
2677 // Fallthrough
2678 case Instruction::MUL_INT:
2679 op = kOpMul;
2680 break;
2681 case Instruction::DIV_INT_2ADDR:
2682 is_two_addr = true;
2683 // Fallthrough
2684 case Instruction::DIV_INT:
2685 op = kOpDiv;
2686 is_div_rem = true;
2687 break;
2688 /* NOTE: returns in kArg1 */
2689 case Instruction::REM_INT_2ADDR:
2690 is_two_addr = true;
2691 // Fallthrough
2692 case Instruction::REM_INT:
2693 op = kOpRem;
2694 is_div_rem = true;
2695 break;
2696 case Instruction::AND_INT_2ADDR:
2697 is_two_addr = true;
2698 // Fallthrough
2699 case Instruction::AND_INT:
2700 op = kOpAnd;
2701 break;
2702 case Instruction::OR_INT_2ADDR:
2703 is_two_addr = true;
2704 // Fallthrough
2705 case Instruction::OR_INT:
2706 op = kOpOr;
2707 break;
2708 case Instruction::XOR_INT_2ADDR:
2709 is_two_addr = true;
2710 // Fallthrough
2711 case Instruction::XOR_INT:
2712 op = kOpXor;
2713 break;
2714 case Instruction::SHL_INT_2ADDR:
2715 is_two_addr = true;
2716 // Fallthrough
2717 case Instruction::SHL_INT:
2718 shift_op = true;
2719 op = kOpLsl;
2720 break;
2721 case Instruction::SHR_INT_2ADDR:
2722 is_two_addr = true;
2723 // Fallthrough
2724 case Instruction::SHR_INT:
2725 shift_op = true;
2726 op = kOpAsr;
2727 break;
2728 case Instruction::USHR_INT_2ADDR:
2729 is_two_addr = true;
2730 // Fallthrough
2731 case Instruction::USHR_INT:
2732 shift_op = true;
2733 op = kOpLsr;
2734 break;
2735 default:
2736 LOG(FATAL) << "Invalid word arith op: " << opcode;
2737 }
2738
Mark Mendelle87f9b52014-04-30 14:13:18 -04002739 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002740 if (!is_two_addr &&
2741 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2742 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002743 is_two_addr = true;
2744 }
2745
2746 if (!GenerateTwoOperandInstructions()) {
2747 is_two_addr = false;
2748 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002749
2750 // Get the div/rem stuff out of the way.
2751 if (is_div_rem) {
2752 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2753 StoreValue(rl_dest, rl_result);
2754 return;
2755 }
2756
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002757 // If we generate any memory access below, it will reference a dalvik reg.
2758 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2759
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002760 if (unary) {
2761 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002762 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002763 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002764 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002765 } else {
2766 if (shift_op) {
2767 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002768 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002769 LoadValueDirectFixed(rl_rhs, t_reg);
2770 if (is_two_addr) {
2771 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002772 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002773 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2774 if (rl_result.location != kLocPhysReg) {
2775 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002776 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002777 FreeTemp(t_reg);
2778 return;
buzbee091cc402014-03-31 10:14:40 -07002779 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002780 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002781 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002782 FreeTemp(t_reg);
2783 StoreFinalValue(rl_dest, rl_result);
2784 return;
2785 }
2786 }
2787 // Three address form, or we can't do directly.
2788 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2789 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002790 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002791 FreeTemp(t_reg);
2792 } else {
2793 // Multiply is 3 operand only (sort of).
2794 if (is_two_addr && op != kOpMul) {
2795 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002796 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002797 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002798 // Ensure res is in a core reg
2799 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002800 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002801 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002802 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002803 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002804 StoreFinalValue(rl_dest, rl_result);
2805 return;
buzbee091cc402014-03-31 10:14:40 -07002806 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002807 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002808 StoreFinalValue(rl_dest, rl_result);
2809 return;
2810 }
2811 }
2812 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002813 // It might happen rl_rhs and rl_dest are the same VR
2814 // in this case rl_dest is in reg after LoadValue while
2815 // rl_result is not updated yet, so do this
2816 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002817 if (rl_result.location != kLocPhysReg) {
2818 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002819 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002820 return;
buzbee091cc402014-03-31 10:14:40 -07002821 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002822 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002823 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002824 StoreFinalValue(rl_dest, rl_result);
2825 return;
2826 } else {
2827 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2828 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002829 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002830 }
2831 } else {
2832 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002833 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2834 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002835 // We can't optimize with FP registers.
2836 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2837 // Something is difficult, so fall back to the standard case.
2838 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2839 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2840 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002841 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002842 } else {
2843 // We can optimize by moving to result and using memory operands.
2844 if (rl_rhs.location != kLocPhysReg) {
2845 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002846 // We should be careful with order here
2847 // If rl_dest and rl_lhs points to the same VR we should load first
2848 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002849 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2850 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002851 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2852 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002853 // No-op if these are the same.
2854 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002855 } else {
2856 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002857 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002858 }
buzbee2700f7e2014-03-07 09:46:20 -08002859 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002860 } else if (rl_lhs.location != kLocPhysReg) {
2861 // RHS is in a register; LHS is in memory.
2862 if (op != kOpSub) {
2863 // Force RHS into result and operate on memory.
2864 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002865 OpRegCopy(rl_result.reg, rl_rhs.reg);
2866 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002867 } else {
2868 // Subtraction isn't commutative.
2869 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2870 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2871 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002872 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002873 }
2874 } else {
2875 // Both are in registers.
2876 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2877 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2878 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002879 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002880 }
2881 }
2882 }
2883 }
2884 }
2885 StoreValue(rl_dest, rl_result);
2886}
2887
2888bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2889 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002890 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002891 return false;
2892 }
buzbee091cc402014-03-31 10:14:40 -07002893 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002894 return false;
2895 }
2896
2897 // Everything will be fine :-).
2898 return true;
2899}
Chao-ying Fua0147762014-06-06 18:38:49 -07002900
2901void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002902 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002903 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2904 return;
2905 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002906 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002907 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2908 if (rl_src.location == kLocPhysReg) {
2909 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2910 } else {
2911 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002912 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002913 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2914 displacement + LOWORD_OFFSET);
2915 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2916 true /* is_load */, true /* is_64bit */);
2917 }
2918 StoreValueWide(rl_dest, rl_result);
2919}
2920
2921void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2922 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002923 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002924 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2925 return;
2926 }
2927
2928 bool is_two_addr = false;
2929 OpKind op = kOpBkpt;
2930 RegLocation rl_result;
2931
2932 switch (opcode) {
2933 case Instruction::SHL_LONG_2ADDR:
2934 is_two_addr = true;
2935 // Fallthrough
2936 case Instruction::SHL_LONG:
2937 op = kOpLsl;
2938 break;
2939 case Instruction::SHR_LONG_2ADDR:
2940 is_two_addr = true;
2941 // Fallthrough
2942 case Instruction::SHR_LONG:
2943 op = kOpAsr;
2944 break;
2945 case Instruction::USHR_LONG_2ADDR:
2946 is_two_addr = true;
2947 // Fallthrough
2948 case Instruction::USHR_LONG:
2949 op = kOpLsr;
2950 break;
2951 default:
2952 op = kOpBkpt;
2953 }
2954
2955 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002956 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002957 LoadValueDirectFixed(rl_shift, t_reg);
2958 if (is_two_addr) {
2959 // Can we do this directly into memory?
2960 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2961 if (rl_result.location != kLocPhysReg) {
2962 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002963 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002964 OpMemReg(op, rl_result, t_reg.GetReg());
2965 } else if (!rl_result.reg.IsFloat()) {
2966 // Can do this directly into the result register
2967 OpRegReg(op, rl_result.reg, t_reg);
2968 StoreFinalValueWide(rl_dest, rl_result);
2969 }
2970 } else {
2971 // Three address form, or we can't do directly.
2972 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2973 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2974 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2975 StoreFinalValueWide(rl_dest, rl_result);
2976 }
2977
2978 FreeTemp(t_reg);
2979}
2980
Brian Carlstrom7940e442013-07-12 13:46:57 -07002981} // namespace art