blob: fdc46e23180d2d1133974b45704329b78b31a1f9 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Andreas Gampe90969af2014-07-15 23:02:11 -0700209void X86Mir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
210 int32_t true_val, int32_t false_val, RegStorage rs_dest,
211 int dest_reg_class) {
Serguei Katkov9ee45192014-07-17 14:39:03 +0700212 DCHECK(!left_op.IsPair() && !right_op.IsPair() && !rs_dest.IsPair());
213 DCHECK(!left_op.IsFloat() && !right_op.IsFloat() && !rs_dest.IsFloat());
214
215 // We really need this check for correctness, otherwise we will need to do more checks in
216 // non zero/one case
217 if (true_val == false_val) {
218 LoadConstantNoClobber(rs_dest, true_val);
219 return;
Andreas Gampe90969af2014-07-15 23:02:11 -0700220 }
221
Serguei Katkov9ee45192014-07-17 14:39:03 +0700222 const bool dest_intersect = IsSameReg(rs_dest, left_op) || IsSameReg(rs_dest, right_op);
223
224 const bool zero_one_case = (true_val == 0 && false_val == 1) || (true_val == 1 && false_val == 0);
225 if (zero_one_case && IsByteRegister(rs_dest)) {
226 if (!dest_intersect) {
227 LoadConstantNoClobber(rs_dest, 0);
228 }
229 OpRegReg(kOpCmp, left_op, right_op);
230 // Set the low byte of the result to 0 or 1 from the compare condition code.
231 NewLIR2(kX86Set8R, rs_dest.GetReg(),
232 X86ConditionEncoding(true_val == 1 ? code : FlipComparisonOrder(code)));
233 if (dest_intersect) {
234 NewLIR2(rs_dest.Is64Bit() ? kX86Movzx8qRR : kX86Movzx8RR, rs_dest.GetReg(), rs_dest.GetReg());
235 }
236 } else {
237 // Be careful rs_dest can be changed only after cmp because it can be the same as one of ops
238 // and it cannot use xor because it makes cc flags to be dirty
239 RegStorage temp_reg = AllocTypedTemp(false, dest_reg_class, false);
240 if (temp_reg.Valid()) {
241 if (false_val == 0 && dest_intersect) {
242 code = FlipComparisonOrder(code);
243 std::swap(true_val, false_val);
244 }
245 if (!dest_intersect) {
246 LoadConstantNoClobber(rs_dest, false_val);
247 }
248 LoadConstantNoClobber(temp_reg, true_val);
249 OpRegReg(kOpCmp, left_op, right_op);
250 if (dest_intersect) {
251 LoadConstantNoClobber(rs_dest, false_val);
252 DCHECK(!last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
253 }
254 OpCondRegReg(kOpCmov, code, rs_dest, temp_reg);
255 FreeTemp(temp_reg);
256 } else {
257 // slow path
258 LIR* cmp_branch = OpCmpBranch(code, left_op, right_op, nullptr);
259 LoadConstantNoClobber(rs_dest, false_val);
260 LIR* that_is_it = NewLIR1(kX86Jmp8, 0);
261 LIR* true_case = NewLIR0(kPseudoTargetLabel);
262 cmp_branch->target = true_case;
263 LoadConstantNoClobber(rs_dest, true_val);
264 LIR* end = NewLIR0(kPseudoTargetLabel);
265 that_is_it->target = end;
266 }
267 }
Andreas Gampe90969af2014-07-15 23:02:11 -0700268}
269
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700270void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800271 RegLocation rl_result;
272 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
273 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700274 // Avoid using float regs here.
275 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
276 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
277 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000278 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800279
280 // The kMirOpSelect has two variants, one for constants and one for moves.
281 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
282
283 if (is_constant_case) {
284 int true_val = mir->dalvikInsn.vB;
285 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700286 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800287
288 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000289 * For ccode == kCondEq:
290 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800291 * 1) When the true case is zero and result_reg is not same as src_reg:
292 * xor result_reg, result_reg
293 * cmp $0, src_reg
294 * mov t1, $false_case
295 * cmovnz result_reg, t1
296 * 2) When the false case is zero and result_reg is not same as src_reg:
297 * xor result_reg, result_reg
298 * cmp $0, src_reg
299 * mov t1, $true_case
300 * cmovz result_reg, t1
301 * 3) All other cases (we do compare first to set eflags):
302 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000303 * mov result_reg, $false_case
304 * mov t1, $true_case
305 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800306 */
buzbeea0cd2d72014-06-01 09:33:49 -0700307 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
308 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800309 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700310 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800311 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
312 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
313 const bool catch_all_case = !(true_zero_case || false_zero_case);
314
315 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800316 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800317 }
318
319 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800320 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800321 }
322
323 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800324 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800325 }
326
327 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000328 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
329 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700330 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800331 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
332
buzbee2700f7e2014-03-07 09:46:20 -0800333 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800334
335 FreeTemp(temp1_reg);
336 }
337 } else {
338 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
339 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700340 rl_true = LoadValue(rl_true, result_reg_class);
341 rl_false = LoadValue(rl_false, result_reg_class);
342 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800343
344 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000345 * For ccode == kCondEq:
346 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800347 * 1) When true case is already in place:
348 * cmp $0, src_reg
349 * cmovnz result_reg, false_reg
350 * 2) When false case is already in place:
351 * cmp $0, src_reg
352 * cmovz result_reg, true_reg
353 * 3) When neither cases are in place:
354 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000355 * mov result_reg, false_reg
356 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800357 */
358
359 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800360 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800361
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000362 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800363 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000364 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800365 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800366 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800367 OpRegCopy(rl_result.reg, rl_false.reg);
368 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800369 }
370 }
371
372 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700373}
374
375void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700376 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
378 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000379 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800380
381 if (rl_src1.is_const) {
382 std::swap(rl_src1, rl_src2);
383 ccode = FlipComparisonOrder(ccode);
384 }
385 if (rl_src2.is_const) {
386 // Do special compare/branch against simple const operand
387 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
388 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
389 return;
390 }
391
Elena Sayapinadd644502014-07-01 18:39:52 +0700392 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700393 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
394 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
395
396 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
397 OpCondBranch(ccode, taken);
398 return;
399 }
400
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 FlushAllRegs();
402 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700403 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
404 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800405 LoadValueDirectWideFixed(rl_src1, r_tmp1);
406 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 // Swap operands and condition code to prevent use of zero flag.
409 if (ccode == kCondLe || ccode == kCondGt) {
410 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800411 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
412 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 } else {
414 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800415 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
416 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 }
418 switch (ccode) {
419 case kCondEq:
420 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800421 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 break;
423 case kCondLe:
424 ccode = kCondGe;
425 break;
426 case kCondGt:
427 ccode = kCondLt;
428 break;
429 case kCondLt:
430 case kCondGe:
431 break;
432 default:
433 LOG(FATAL) << "Unexpected ccode: " << ccode;
434 }
435 OpCondBranch(ccode, taken);
436}
437
Mark Mendell412d4f82013-12-18 13:32:36 -0800438void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
439 int64_t val, ConditionCode ccode) {
440 int32_t val_lo = Low32Bits(val);
441 int32_t val_hi = High32Bits(val);
442 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800443 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400444 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700445
Elena Sayapinadd644502014-07-01 18:39:52 +0700446 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700447 if (is_equality_test && val == 0) {
448 // We can simplify of comparing for ==, != to 0.
449 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
450 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
451 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
452 } else {
453 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
454 LoadConstantWide(tmp, val);
455 OpRegReg(kOpCmp, rl_src1.reg, tmp);
456 FreeTemp(tmp);
457 }
458 OpCondBranch(ccode, taken);
459 return;
460 }
461
Mark Mendell752e2052014-05-01 10:19:04 -0400462 if (is_equality_test && val != 0) {
463 rl_src1 = ForceTempWide(rl_src1);
464 }
buzbee2700f7e2014-03-07 09:46:20 -0800465 RegStorage low_reg = rl_src1.reg.GetLow();
466 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800467
Mark Mendell752e2052014-05-01 10:19:04 -0400468 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700469 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400470 if (val == 0) {
471 if (IsTemp(low_reg)) {
472 OpRegReg(kOpOr, low_reg, high_reg);
473 // We have now changed it; ignore the old values.
474 Clobber(rl_src1.reg);
475 } else {
476 RegStorage t_reg = AllocTemp();
477 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
478 FreeTemp(t_reg);
479 }
480 OpCondBranch(ccode, taken);
481 return;
482 }
483
484 // Need to compute the actual value for ==, !=.
485 OpRegImm(kOpSub, low_reg, val_lo);
486 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
487 OpRegReg(kOpOr, high_reg, low_reg);
488 Clobber(rl_src1.reg);
489 } else if (ccode == kCondLe || ccode == kCondGt) {
490 // Swap operands and condition code to prevent use of zero flag.
491 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
492 LoadConstantWide(tmp, val);
493 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
494 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
495 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
496 FreeTemp(tmp);
497 } else {
498 // We can use a compare for the low word to set CF.
499 OpRegImm(kOpCmp, low_reg, val_lo);
500 if (IsTemp(high_reg)) {
501 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
502 // We have now changed it; ignore the old values.
503 Clobber(rl_src1.reg);
504 } else {
505 // mov temp_reg, high_reg; sbb temp_reg, high_constant
506 RegStorage t_reg = AllocTemp();
507 OpRegCopy(t_reg, high_reg);
508 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
509 FreeTemp(t_reg);
510 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800511 }
512
Mark Mendell752e2052014-05-01 10:19:04 -0400513 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800514}
515
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700516void X86Mir2Lir::CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800517 // It does not make sense to calculate magic and shift for zero divisor.
518 DCHECK_NE(divisor, 0);
519
520 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
521 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
522 * The magic number M and shift S can be calculated in the following way:
523 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
524 * where divisor(d) >=2.
525 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
526 * where divisor(d) <= -2.
527 * Thus nc can be calculated like:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700528 * nc = exp + exp % d - 1, where d >= 2 and exp = 2^31 for int or 2^63 for long
529 * nc = -exp + (exp + 1) % d, where d >= 2 and exp = 2^31 for int or 2^63 for long
Mark Mendell2bf31e62014-01-23 12:13:40 -0800530 *
531 * So the shift p is the smallest p satisfying
532 * 2^p > nc * (d - 2^p % d), where d >= 2
533 * 2^p > nc * (d + 2^p % d), where d <= -2.
534 *
535 * the magic number M is calcuated by
536 * M = (2^p + d - 2^p % d) / d, where d >= 2
537 * M = (2^p - d - 2^p % d) / d, where d <= -2.
538 *
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700539 * Notice that p is always bigger than or equal to 32/64, so we just return 32-p/64-p as
Mark Mendell2bf31e62014-01-23 12:13:40 -0800540 * the shift number S.
541 */
542
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700543 int64_t p = (is_long) ? 63 : 31;
544 const uint64_t exp = (is_long) ? 0x8000000000000000ULL : 0x80000000U;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800545
546 // Initialize the computations.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700547 uint64_t abs_d = (divisor >= 0) ? divisor : -divisor;
548 uint64_t tmp = exp + ((is_long) ? static_cast<uint64_t>(divisor) >> 63 :
549 static_cast<uint32_t>(divisor) >> 31);
550 uint64_t abs_nc = tmp - 1 - tmp % abs_d;
551 uint64_t quotient1 = exp / abs_nc;
552 uint64_t remainder1 = exp % abs_nc;
553 uint64_t quotient2 = exp / abs_d;
554 uint64_t remainder2 = exp % abs_d;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800555
556 /*
557 * To avoid handling both positive and negative divisor, Hacker's Delight
558 * introduces a method to handle these 2 cases together to avoid duplication.
559 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700560 uint64_t delta;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800561 do {
562 p++;
563 quotient1 = 2 * quotient1;
564 remainder1 = 2 * remainder1;
565 if (remainder1 >= abs_nc) {
566 quotient1++;
567 remainder1 = remainder1 - abs_nc;
568 }
569 quotient2 = 2 * quotient2;
570 remainder2 = 2 * remainder2;
571 if (remainder2 >= abs_d) {
572 quotient2++;
573 remainder2 = remainder2 - abs_d;
574 }
575 delta = abs_d - remainder2;
576 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
577
578 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700579
580 if (!is_long) {
581 magic = static_cast<int>(magic);
582 }
583
584 shift = (is_long) ? p - 64 : p - 32;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800585}
586
buzbee2700f7e2014-03-07 09:46:20 -0800587RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
589 return rl_dest;
590}
591
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
593 int imm, bool is_div) {
594 // Use a multiply (and fixup) to perform an int div/rem by a constant.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700595 RegLocation rl_result;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800596
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700597 if (imm == 1) {
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700598 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700600 // x / 1 == x.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700601 LoadValueDirectFixed(rl_src, rl_result.reg);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700602 } else {
603 // x % 1 == 0.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700604 LoadConstantNoClobber(rl_result.reg, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700605 }
606 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700607 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700608 if (is_div) {
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700609 LoadValueDirectFixed(rl_src, rl_result.reg);
610 OpRegImm(kOpCmp, rl_result.reg, 0x80000000);
611 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800612
613 // for x != MIN_INT, x / -1 == -x.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700614 NewLIR1(kX86Neg32R, rl_result.reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800615
Mark Mendell2bf31e62014-01-23 12:13:40 -0800616 // EAX already contains the right value (0x80000000),
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700617 minint_branch->target = NewLIR0(kPseudoTargetLabel);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else {
619 // x % -1 == 0.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700620 LoadConstantNoClobber(rl_result.reg, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700622 } else if (is_div && IsPowerOfTwo(std::abs(imm))) {
623 // Division using shifting.
624 rl_src = LoadValue(rl_src, kCoreReg);
625 rl_result = EvalLoc(rl_dest, kCoreReg, true);
626 if (IsSameReg(rl_result.reg, rl_src.reg)) {
627 RegStorage rs_temp = AllocTypedTemp(false, kCoreReg);
628 rl_result.reg.SetReg(rs_temp.GetReg());
629 }
630 NewLIR3(kX86Lea32RM, rl_result.reg.GetReg(), rl_src.reg.GetReg(), std::abs(imm) - 1);
631 NewLIR2(kX86Test32RR, rl_src.reg.GetReg(), rl_src.reg.GetReg());
632 OpCondRegReg(kOpCmov, kCondPl, rl_result.reg, rl_src.reg);
633 int shift_amount = LowestSetBit(imm);
634 OpRegImm(kOpAsr, rl_result.reg, shift_amount);
635 if (imm < 0) {
636 OpReg(kOpNeg, rl_result.reg);
637 }
Mark Mendell2bf31e62014-01-23 12:13:40 -0800638 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700639 CHECK(imm <= -2 || imm >= 2);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700640
Mark Mendell2bf31e62014-01-23 12:13:40 -0800641 // Use H.S.Warren's Hacker's Delight Chapter 10 and
642 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700643 int64_t magic;
644 int shift;
645 CalculateMagicAndShift((int64_t)imm, magic, shift, false /* is_long */);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 /*
648 * For imm >= 2,
649 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
650 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
651 * For imm <= -2,
652 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
653 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
654 * We implement this algorithm in the following way:
655 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
656 * 2. if imm > 0 and magic < 0, add numerator to EDX
657 * if imm < 0 and magic > 0, sub numerator from EDX
658 * 3. if S !=0, SAR S bits for EDX
659 * 4. add 1 to EDX if EDX < 0
660 * 5. Thus, EDX is the quotient
661 */
662
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700663 FlushReg(rs_r0);
664 Clobber(rs_r0);
665 LockTemp(rs_r0);
666 FlushReg(rs_r2);
667 Clobber(rs_r2);
668 LockTemp(rs_r2);
669
670 // Assume that the result will be in EDX.
671 rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
672
Mark Mendell2bf31e62014-01-23 12:13:40 -0800673 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
676 // We will need the value later.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700677 rl_src = LoadValue(rl_src, kCoreReg);
678 numerator_reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800679 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800680 } else {
681 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800682 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800683 }
684
685 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800686 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800687
688 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700689 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800690
691 if (imm > 0 && magic < 0) {
692 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800693 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700694 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800695 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800696 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700697 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800698 }
699
700 // Do we need the shift?
701 if (shift != 0) {
702 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700703 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800704 }
705
706 // Add 1 to EDX if EDX < 0.
707
708 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800709 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710
711 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700712 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800713
714 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700715 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800716
717 // Quotient is in EDX.
718 if (!is_div) {
719 // We need to compute the remainder.
720 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800721 DCHECK(numerator_reg.Valid());
722 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800723
724 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800725 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800726
727 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700728 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800729
730 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000731 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800732 }
733 }
734
735 return rl_result;
736}
737
buzbee2700f7e2014-03-07 09:46:20 -0800738RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
739 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
741 return rl_dest;
742}
743
Mark Mendell2bf31e62014-01-23 12:13:40 -0800744RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
745 RegLocation rl_src2, bool is_div, bool check_zero) {
746 // We have to use fixed registers, so flush all the temps.
747 FlushAllRegs();
748 LockCallTemps(); // Prepare for explicit register usage.
749
750 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800751 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800752
753 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800754 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800755
756 // Copy LHS sign bit into EDX.
757 NewLIR0(kx86Cdq32Da);
758
759 if (check_zero) {
760 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700761 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800762 }
763
764 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800765 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800766 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
767
768 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800769 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800770 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
771
772 // In 0x80000000/-1 case.
773 if (!is_div) {
774 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800775 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800776 }
777 LIR* done = NewLIR1(kX86Jmp8, 0);
778
779 // Expected case.
780 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
781 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700782 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800783 done->target = NewLIR0(kPseudoTargetLabel);
784
785 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700786 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800787 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000788 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800789 }
790 return rl_result;
791}
792
Serban Constantinescu23abec92014-07-02 16:13:38 +0100793bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700794 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800795
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700796 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100797 return false;
798 }
799
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800800 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700802 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
803 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
804 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800805
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700806 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800808
809 /*
810 * If the result register is the same as the second element, then we need to be careful.
811 * The reason is that the first copy will inadvertently clobber the second element with
812 * the first one thus yielding the wrong result. Thus we do a swap in that case.
813 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000814 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800815 std::swap(rl_src1, rl_src2);
816 }
817
818 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800819 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800820
821 // If the integers are both in the same register, then there is nothing else to do
822 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000823 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800824 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800825 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800826
827 // Conditionally move the other integer into the destination register.
828 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800829 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800830 }
831
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700832 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000833 StoreValueWide(rl_dest, rl_result);
834 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000835 StoreValue(rl_dest, rl_result);
836 }
837 return true;
838}
839
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700840bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700841 RegLocation rl_src_address = info->args[0]; // long address
842 RegLocation rl_address;
843 if (!cu_->target64) {
844 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
845 rl_address = LoadValue(rl_src_address, kCoreReg);
846 } else {
847 rl_address = LoadValueWide(rl_src_address, kCoreReg);
848 }
849 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
850 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
851 // Unaligned access is allowed on x86.
852 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
853 if (size == k64) {
854 StoreValueWide(rl_dest, rl_result);
855 } else {
856 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
857 StoreValue(rl_dest, rl_result);
858 }
859 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700860}
861
Vladimir Markoe508a202013-11-04 15:24:22 +0000862bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700863 RegLocation rl_src_address = info->args[0]; // long address
864 RegLocation rl_address;
865 if (!cu_->target64) {
866 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
867 rl_address = LoadValue(rl_src_address, kCoreReg);
868 } else {
869 rl_address = LoadValueWide(rl_src_address, kCoreReg);
870 }
871 RegLocation rl_src_value = info->args[2]; // [size] value
872 RegLocation rl_value;
873 if (size == k64) {
874 // Unaligned access is allowed on x86.
875 rl_value = LoadValueWide(rl_src_value, kCoreReg);
876 } else {
877 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
878 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
879 if (!cu_->target64 && size == kSignedByte) {
880 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
881 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
882 RegStorage temp = AllocateByteRegister();
883 OpRegCopy(temp, rl_src_value.reg);
884 rl_value.reg = temp;
885 } else {
886 rl_value = LoadValue(rl_src_value, kCoreReg);
887 }
888 } else {
889 rl_value = LoadValue(rl_src_value, kCoreReg);
890 }
891 }
892 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
893 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000894}
895
buzbee2700f7e2014-03-07 09:46:20 -0800896void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
897 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898}
899
Ian Rogersdd7624d2014-03-14 17:43:00 -0700900void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700901 DCHECK_EQ(kX86, cu_->instruction_set);
902 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
903}
904
905void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
906 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700907 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908}
909
buzbee2700f7e2014-03-07 09:46:20 -0800910static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
911 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700912}
913
Vladimir Marko1c282e22013-11-21 14:49:47 +0000914bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700915 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000916 // Unused - RegLocation rl_src_unsafe = info->args[0];
917 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
918 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700919 if (!cu_->target64) {
920 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
921 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000922 RegLocation rl_src_expected = info->args[4]; // int, long or Object
923 // If is_long, high half is in info->args[5]
924 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
925 // If is_long, high half is in info->args[7]
926
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700927 if (is_long && cu_->target64) {
928 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700929 FlushReg(rs_r0q);
930 Clobber(rs_r0q);
931 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700932
933 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
934 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700935 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
936 LoadValueDirectWide(rl_src_expected, rs_r0q);
Andreas Gampeccc60262014-07-04 18:02:38 -0700937 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
938 rl_new_value.reg.GetReg());
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700939
940 // After a store we need to insert barrier in case of potential load. Since the
941 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700942 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700943
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700944 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700945 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700946 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
947 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000948 FlushAllRegs();
949 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700950 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
951 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800952 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
953 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700954 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100955 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
956 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
957 DCHECK(!obj_in_si || !obj_in_di);
958 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
959 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
960 DCHECK(!off_in_si || !off_in_di);
961 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
962 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
963 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
964 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
965 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
966 if (push_di) {
967 NewLIR1(kX86Push32R, rs_rDI.GetReg());
968 MarkTemp(rs_rDI);
969 LockTemp(rs_rDI);
970 }
971 if (push_si) {
972 NewLIR1(kX86Push32R, rs_rSI.GetReg());
973 MarkTemp(rs_rSI);
974 LockTemp(rs_rSI);
975 }
976 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
977 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
978 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700979 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100980 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
981 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
982 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
983 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
984 }
985 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700986 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100987 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
988 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
989 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
990 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
991 }
992 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800993
Hans Boehm48f5c472014-06-27 14:50:10 -0700994 // After a store we need to insert barrier to prevent reordering with either
995 // earlier or later memory accesses. Since
996 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
997 // and it will be associated with the cmpxchg instruction, preventing both.
998 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100999
1000 if (push_si) {
1001 FreeTemp(rs_rSI);
1002 UnmarkTemp(rs_rSI);
1003 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
1004 }
1005 if (push_di) {
1006 FreeTemp(rs_rDI);
1007 UnmarkTemp(rs_rDI);
1008 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
1009 }
Vladimir Marko70b797d2013-12-03 15:25:24 +00001010 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +00001011 } else {
1012 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -08001013 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -07001014 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -08001015 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001016
buzbeea0cd2d72014-06-01 09:33:49 -07001017 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
1018 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001019
1020 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
1021 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -07001022 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -08001023 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -07001024 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001025 }
1026
Chao-ying Fu021b60f2014-07-09 11:32:31 -07001027 RegLocation rl_offset;
1028 if (cu_->target64) {
1029 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
1030 } else {
1031 rl_offset = LoadValue(rl_src_offset, kCoreReg);
1032 }
buzbee2700f7e2014-03-07 09:46:20 -08001033 LoadValueDirect(rl_src_expected, rs_r0);
Andreas Gampeccc60262014-07-04 18:02:38 -07001034 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
1035 rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +00001036
Hans Boehm48f5c472014-06-27 14:50:10 -07001037 // After a store we need to insert barrier to prevent reordering with either
1038 // earlier or later memory accesses. Since
1039 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
1040 // and it will be associated with the cmpxchg instruction, preventing both.
1041 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001042
buzbee091cc402014-03-31 10:14:40 -07001043 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001044 }
1045
1046 // Convert ZF to boolean
1047 RegLocation rl_dest = InlineTarget(info); // boolean place for result
1048 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001049 RegStorage result_reg = rl_result.reg;
1050
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001051 // For 32-bit, SETcc only works with EAX..EDX.
1052 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001053 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001054 }
1055 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
1056 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
1057 if (IsTemp(result_reg)) {
1058 FreeTemp(result_reg);
1059 }
Vladimir Markoc29bb612013-11-27 16:47:25 +00001060 StoreValue(rl_dest, rl_result);
1061 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062}
1063
buzbee2700f7e2014-03-07 09:46:20 -08001064LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001065 CHECK(base_of_code_ != nullptr);
1066
1067 // Address the start of the method
1068 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001069 if (rl_method.wide) {
1070 LoadValueDirectWideFixed(rl_method, reg);
1071 } else {
1072 LoadValueDirectFixed(rl_method, reg);
1073 }
Mark Mendell55d0eac2014-02-06 11:02:52 -08001074 store_method_addr_used_ = true;
1075
1076 // Load the proper value from the literal area.
1077 // We don't know the proper offset for the value, so pick one that will force
1078 // 4 byte offset. We will fix this up in the assembler later to have the right
1079 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001080 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001081 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1082 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001083 res->target = target;
1084 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001085 store_method_addr_used_ = true;
1086 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087}
1088
buzbee2700f7e2014-03-07 09:46:20 -08001089LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1091 return NULL;
1092}
1093
buzbee2700f7e2014-03-07 09:46:20 -08001094LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001095 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1096 return NULL;
1097}
1098
1099void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1100 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001101 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001102 RegStorage t_reg = AllocTemp();
1103 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1104 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 FreeTemp(t_reg);
1106 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001107 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001108 }
1109}
1110
Mingyao Yange643a172014-04-08 11:02:52 -07001111void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001112 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001113 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001114
Chao-ying Fua0147762014-06-06 18:38:49 -07001115 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1116 } else {
1117 DCHECK(reg.IsPair());
1118
1119 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1120 RegStorage t_reg = AllocTemp();
1121 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1122 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1123 // The temp is no longer needed so free it at this time.
1124 FreeTemp(t_reg);
1125 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001126
1127 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001128 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129}
1130
Mingyao Yang80365d92014-04-18 12:10:58 -07001131void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1132 RegStorage array_base,
1133 int len_offset) {
1134 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1135 public:
1136 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1137 RegStorage index, RegStorage array_base, int32_t len_offset)
1138 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1139 index_(index), array_base_(array_base), len_offset_(len_offset) {
1140 }
1141
1142 void Compile() OVERRIDE {
1143 m2l_->ResetRegPool();
1144 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001145 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001146
1147 RegStorage new_index = index_;
1148 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001149 // TODO: clean-up to check not a number but with type
Andreas Gampeccc60262014-07-04 18:02:38 -07001150 if (index_ == m2l_->TargetReg(kArg1, kNotWide)) {
1151 if (array_base_ == m2l_->TargetReg(kArg0, kRef)) {
1152 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kNotWide), index_);
1153 new_index = m2l_->TargetReg(kArg2, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001154 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001155 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, kNotWide), index_);
1156 new_index = m2l_->TargetReg(kArg0, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001157 }
1158 }
1159 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001160 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1161 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1162 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, new_index,
1163 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001164 }
1165
1166 private:
1167 const RegStorage index_;
1168 const RegStorage array_base_;
1169 const int32_t len_offset_;
1170 };
1171
1172 OpRegMem(kOpCmp, index, array_base, len_offset);
Dave Allison69dfe512014-07-11 17:11:58 +00001173 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001174 LIR* branch = OpCondBranch(kCondUge, nullptr);
1175 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1176 index, array_base, len_offset));
1177}
1178
1179void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1180 RegStorage array_base,
1181 int32_t len_offset) {
1182 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1183 public:
1184 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1185 int32_t index, RegStorage array_base, int32_t len_offset)
1186 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1187 index_(index), array_base_(array_base), len_offset_(len_offset) {
1188 }
1189
1190 void Compile() OVERRIDE {
1191 m2l_->ResetRegPool();
1192 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001193 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001194
1195 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001196 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1197 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1198 x86_m2l->LoadConstant(m2l_->TargetReg(kArg0, kNotWide), index_);
1199 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, m2l_->TargetReg(kArg0, kNotWide),
1200 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001201 }
1202
1203 private:
1204 const int32_t index_;
1205 const RegStorage array_base_;
1206 const int32_t len_offset_;
1207 };
1208
1209 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
Dave Allison69dfe512014-07-11 17:11:58 +00001210 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001211 LIR* branch = OpCondBranch(kCondLs, nullptr);
1212 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1213 index, array_base, len_offset));
1214}
1215
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001217LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001218 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001219 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1220 } else {
1221 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1222 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1224}
1225
1226// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001227LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001229 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230}
1231
buzbee11b63d12013-08-27 07:34:17 -07001232bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001233 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001234 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1235 return false;
1236}
1237
Ian Rogerse2143c02014-03-28 08:47:16 -07001238bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1239 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1240 return false;
1241}
1242
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001243LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 LOG(FATAL) << "Unexpected use of OpIT in x86";
1245 return NULL;
1246}
1247
Dave Allison3da67a52014-04-02 17:03:45 -07001248void X86Mir2Lir::OpEndIT(LIR* it) {
1249 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1250}
1251
buzbee2700f7e2014-03-07 09:46:20 -08001252void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001253 switch (val) {
1254 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001255 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001256 break;
1257 case 1:
1258 OpRegCopy(dest, src);
1259 break;
1260 default:
1261 OpRegRegImm(kOpMul, dest, src, val);
1262 break;
1263 }
1264}
1265
buzbee2700f7e2014-03-07 09:46:20 -08001266void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001267 // All memory accesses below reference dalvik regs.
1268 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1269
Mark Mendell4708dcd2014-01-22 09:05:18 -08001270 LIR *m;
1271 switch (val) {
1272 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001273 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001274 break;
1275 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001276 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001277 break;
1278 default:
buzbee091cc402014-03-31 10:14:40 -07001279 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1280 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001281 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1282 break;
1283 }
1284}
1285
Andreas Gampec76c6142014-08-04 16:30:03 -07001286void X86Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
1287 RegLocation rl_src2) {
1288 if (!cu_->target64) {
1289 // Some x86 32b ops are fallback.
1290 switch (opcode) {
1291 case Instruction::NOT_LONG:
1292 case Instruction::DIV_LONG:
1293 case Instruction::DIV_LONG_2ADDR:
1294 case Instruction::REM_LONG:
1295 case Instruction::REM_LONG_2ADDR:
1296 Mir2Lir::GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1297 return;
1298
1299 default:
1300 // Everything else we can handle.
1301 break;
1302 }
1303 }
1304
1305 switch (opcode) {
1306 case Instruction::NOT_LONG:
1307 GenNotLong(rl_dest, rl_src2);
1308 return;
1309
1310 case Instruction::ADD_LONG:
1311 case Instruction::ADD_LONG_2ADDR:
1312 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1313 return;
1314
1315 case Instruction::SUB_LONG:
1316 case Instruction::SUB_LONG_2ADDR:
1317 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1318 return;
1319
1320 case Instruction::MUL_LONG:
1321 case Instruction::MUL_LONG_2ADDR:
1322 GenMulLong(opcode, rl_dest, rl_src1, rl_src2);
1323 return;
1324
1325 case Instruction::DIV_LONG:
1326 case Instruction::DIV_LONG_2ADDR:
1327 GenDivRemLong(opcode, rl_dest, rl_src1, rl_src2, /*is_div*/ true);
1328 return;
1329
1330 case Instruction::REM_LONG:
1331 case Instruction::REM_LONG_2ADDR:
1332 GenDivRemLong(opcode, rl_dest, rl_src1, rl_src2, /*is_div*/ false);
1333 return;
1334
1335 case Instruction::AND_LONG_2ADDR:
1336 case Instruction::AND_LONG:
1337 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1338 return;
1339
1340 case Instruction::OR_LONG:
1341 case Instruction::OR_LONG_2ADDR:
1342 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1343 return;
1344
1345 case Instruction::XOR_LONG:
1346 case Instruction::XOR_LONG_2ADDR:
1347 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1348 return;
1349
1350 case Instruction::NEG_LONG:
1351 GenNegLong(rl_dest, rl_src2);
1352 return;
1353
1354 default:
1355 LOG(FATAL) << "Invalid long arith op";
1356 return;
1357 }
1358}
1359
1360bool X86Mir2Lir::GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001361 // All memory accesses below reference dalvik regs.
1362 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1363
Andreas Gampec76c6142014-08-04 16:30:03 -07001364 if (val == 0) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001365 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Andreas Gampec76c6142014-08-04 16:30:03 -07001366 if (cu_->target64) {
1367 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001368 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001369 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1370 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001371 }
Andreas Gampec76c6142014-08-04 16:30:03 -07001372 StoreValueWide(rl_dest, rl_result);
1373 return true;
1374 } else if (val == 1) {
1375 StoreValueWide(rl_dest, rl_src1);
1376 return true;
1377 } else if (val == 2) {
1378 GenArithOpLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1379 return true;
1380 } else if (IsPowerOfTwo(val)) {
1381 int shift_amount = LowestSetBit(val);
1382 if (!BadOverlap(rl_src1, rl_dest)) {
1383 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1384 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest, rl_src1,
1385 shift_amount);
1386 StoreValueWide(rl_dest, rl_result);
1387 return true;
1388 }
1389 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001390
Andreas Gampec76c6142014-08-04 16:30:03 -07001391 // Okay, on 32b just bite the bullet and do it, still better than the general case.
1392 if (!cu_->target64) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001393 int32_t val_lo = Low32Bits(val);
1394 int32_t val_hi = High32Bits(val);
1395 FlushAllRegs();
1396 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001397 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001398 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1399 int displacement = SRegOffset(rl_src1.s_reg_low);
1400
1401 // ECX <- 1H * 2L
1402 // EAX <- 1L * 2H
1403 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001404 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1405 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001406 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001407 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1408 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001409 }
1410
1411 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001412 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001413
1414 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001415 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001416
1417 // EDX:EAX <- 2L * 1L (double precision)
1418 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001419 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001420 } else {
buzbee091cc402014-03-31 10:14:40 -07001421 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001422 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1423 true /* is_load */, true /* is_64bit */);
1424 }
1425
1426 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001427 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001428
1429 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001430 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1431 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001432 StoreValueWide(rl_dest, rl_result);
Andreas Gampec76c6142014-08-04 16:30:03 -07001433 return true;
1434 }
1435 return false;
1436}
1437
1438void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1439 RegLocation rl_src2) {
1440 if (rl_src1.is_const) {
1441 std::swap(rl_src1, rl_src2);
1442 }
1443
1444 if (rl_src2.is_const) {
1445 if (GenMulLongConst(rl_dest, rl_src1, mir_graph_->ConstantValueWide(rl_src2))) {
1446 return;
1447 }
1448 }
1449
1450 // All memory accesses below reference dalvik regs.
1451 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1452
1453 if (cu_->target64) {
1454 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1455 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1456 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1457 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1458 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1459 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1460 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1461 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1462 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1463 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1464 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1465 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1466 } else {
1467 OpRegCopy(rl_result.reg, rl_src1.reg);
1468 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1469 }
1470 StoreValueWide(rl_dest, rl_result);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001471 return;
1472 }
1473
Andreas Gampec76c6142014-08-04 16:30:03 -07001474 // Not multiplying by a constant. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001475 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1476 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1477 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1478
Mark Mendell4708dcd2014-01-22 09:05:18 -08001479 FlushAllRegs();
1480 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001481 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1482 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001483
1484 // At this point, the VRs are in their home locations.
1485 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1486 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1487
1488 // ECX <- 1H
1489 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001490 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001491 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001492 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1493 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001494 }
1495
Mark Mendellde99bba2014-02-14 12:15:02 -08001496 if (is_square) {
1497 // Take advantage of the fact that the values are the same.
1498 // ECX <- ECX * 2L (1H * 2L)
1499 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001500 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001501 } else {
1502 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001503 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1504 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001505 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1506 true /* is_load */, true /* is_64bit */);
1507 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001508
Mark Mendellde99bba2014-02-14 12:15:02 -08001509 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001510 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001511 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001512 // EAX <- 2H
1513 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001514 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001515 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001516 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1517 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001518 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001519
Mark Mendellde99bba2014-02-14 12:15:02 -08001520 // EAX <- EAX * 1L (2H * 1L)
1521 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001522 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001523 } else {
1524 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001525 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1526 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001527 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1528 true /* is_load */, true /* is_64bit */);
1529 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001530
Mark Mendellde99bba2014-02-14 12:15:02 -08001531 // ECX <- ECX * 2L (1H * 2L)
1532 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001533 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001534 } else {
1535 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001536 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1537 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001538 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1539 true /* is_load */, true /* is_64bit */);
1540 }
1541
1542 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001543 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001544 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001545
1546 // EAX <- 2L
1547 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001548 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001549 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001550 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1551 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001552 }
1553
1554 // EDX:EAX <- 2L * 1L (double precision)
1555 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001556 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001557 } else {
1558 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001559 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001560 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1561 true /* is_load */, true /* is_64bit */);
1562 }
1563
1564 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001565 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001566
1567 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001568 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001569 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001570 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001571}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001572
1573void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1574 Instruction::Code op) {
1575 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1576 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1577 if (rl_src.location == kLocPhysReg) {
1578 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001579 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001580 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001581 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1582 } else {
1583 rl_src = LoadValueWide(rl_src, kCoreReg);
1584 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1585 // The registers are the same, so we would clobber it before the use.
1586 RegStorage temp_reg = AllocTemp();
1587 OpRegCopy(temp_reg, rl_dest.reg);
1588 rl_src.reg.SetHighReg(temp_reg.GetReg());
1589 }
1590 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001591
Chao-ying Fua0147762014-06-06 18:38:49 -07001592 x86op = GetOpcode(op, rl_dest, rl_src, true);
1593 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1594 FreeTemp(rl_src.reg); // ???
1595 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001596 return;
1597 }
1598
1599 // RHS is in memory.
1600 DCHECK((rl_src.location == kLocDalvikFrame) ||
1601 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001602 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001603 int displacement = SRegOffset(rl_src.s_reg_low);
1604
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001605 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -07001606 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(),
1607 r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001608 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1609 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001610 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001611 x86op = GetOpcode(op, rl_dest, rl_src, true);
1612 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001613 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1614 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001615 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001616}
1617
Mark Mendelle02d48f2014-01-15 11:19:23 -08001618void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001619 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001620 if (rl_dest.location == kLocPhysReg) {
1621 // Ensure we are in a register pair
1622 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1623
buzbee30adc732014-05-09 15:10:18 -07001624 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001625 GenLongRegOrMemOp(rl_result, rl_src, op);
1626 StoreFinalValueWide(rl_dest, rl_result);
1627 return;
1628 }
1629
1630 // It wasn't in registers, so it better be in memory.
1631 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1632 (rl_dest.location == kLocCompilerTemp));
1633 rl_src = LoadValueWide(rl_src, kCoreReg);
1634
1635 // Operate directly into memory.
1636 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001637 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001638 int displacement = SRegOffset(rl_dest.s_reg_low);
1639
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001640 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001641 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001642 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001643 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001644 true /* is_load */, true /* is64bit */);
1645 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001646 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001647 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001648 x86op = GetOpcode(op, rl_dest, rl_src, true);
1649 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001650 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1651 true /* is_load */, true /* is64bit */);
1652 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1653 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001654 }
buzbee2700f7e2014-03-07 09:46:20 -08001655 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001656}
1657
Mark Mendelle02d48f2014-01-15 11:19:23 -08001658void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1659 RegLocation rl_src2, Instruction::Code op,
1660 bool is_commutative) {
1661 // Is this really a 2 operand operation?
1662 switch (op) {
1663 case Instruction::ADD_LONG_2ADDR:
1664 case Instruction::SUB_LONG_2ADDR:
1665 case Instruction::AND_LONG_2ADDR:
1666 case Instruction::OR_LONG_2ADDR:
1667 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001668 if (GenerateTwoOperandInstructions()) {
1669 GenLongArith(rl_dest, rl_src2, op);
1670 return;
1671 }
1672 break;
1673
Mark Mendelle02d48f2014-01-15 11:19:23 -08001674 default:
1675 break;
1676 }
1677
1678 if (rl_dest.location == kLocPhysReg) {
1679 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1680
1681 // We are about to clobber the LHS, so it needs to be a temp.
1682 rl_result = ForceTempWide(rl_result);
1683
1684 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001685 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001686 GenLongRegOrMemOp(rl_result, rl_src2, op);
1687
1688 // And now record that the result is in the temp.
1689 StoreFinalValueWide(rl_dest, rl_result);
1690 return;
1691 }
1692
1693 // It wasn't in registers, so it better be in memory.
1694 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1695 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001696 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1697 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001698
1699 // Get one of the source operands into temporary register.
1700 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001701 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001702 if (IsTemp(rl_src1.reg)) {
1703 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1704 } else if (is_commutative) {
1705 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1706 // We need at least one of them to be a temporary.
1707 if (!IsTemp(rl_src2.reg)) {
1708 rl_src1 = ForceTempWide(rl_src1);
1709 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1710 } else {
1711 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1712 StoreFinalValueWide(rl_dest, rl_src2);
1713 return;
1714 }
1715 } else {
1716 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001717 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001718 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001719 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001720 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001721 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1722 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1723 } else if (is_commutative) {
1724 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1725 // We need at least one of them to be a temporary.
1726 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1727 rl_src1 = ForceTempWide(rl_src1);
1728 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1729 } else {
1730 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1731 StoreFinalValueWide(rl_dest, rl_src2);
1732 return;
1733 }
1734 } else {
1735 // Need LHS to be the temp.
1736 rl_src1 = ForceTempWide(rl_src1);
1737 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1738 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001739 }
1740
1741 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001742}
1743
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001744void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001745 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001746 rl_src = LoadValueWide(rl_src, kCoreReg);
1747 RegLocation rl_result;
1748 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1749 OpRegCopy(rl_result.reg, rl_src.reg);
1750 OpReg(kOpNot, rl_result.reg);
1751 StoreValueWide(rl_dest, rl_result);
1752 } else {
1753 LOG(FATAL) << "Unexpected use GenNotLong()";
1754 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001755}
1756
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001757void X86Mir2Lir::GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src,
1758 int64_t imm, bool is_div) {
1759 if (imm == 0) {
1760 GenDivZeroException();
1761 } else if (imm == 1) {
1762 if (is_div) {
1763 // x / 1 == x.
1764 StoreValueWide(rl_dest, rl_src);
1765 } else {
1766 // x % 1 == 0.
1767 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1768 LoadConstantWide(rl_result.reg, 0);
1769 StoreValueWide(rl_dest, rl_result);
1770 }
1771 } else if (imm == -1) { // handle 0x8000000000000000 / -1 special case.
1772 if (is_div) {
1773 rl_src = LoadValueWide(rl_src, kCoreReg);
1774 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1775 RegStorage rs_temp = AllocTempWide();
1776
1777 OpRegCopy(rl_result.reg, rl_src.reg);
1778 LoadConstantWide(rs_temp, 0x8000000000000000);
1779
1780 // If x == MIN_LONG, return MIN_LONG.
1781 OpRegReg(kOpCmp, rl_src.reg, rs_temp);
1782 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
1783
1784 // For x != MIN_LONG, x / -1 == -x.
1785 OpReg(kOpNeg, rl_result.reg);
1786
1787 minint_branch->target = NewLIR0(kPseudoTargetLabel);
1788 FreeTemp(rs_temp);
1789 StoreValueWide(rl_dest, rl_result);
1790 } else {
1791 // x % -1 == 0.
1792 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1793 LoadConstantWide(rl_result.reg, 0);
1794 StoreValueWide(rl_dest, rl_result);
1795 }
1796 } else if (is_div && IsPowerOfTwo(std::abs(imm))) {
1797 // Division using shifting.
1798 rl_src = LoadValueWide(rl_src, kCoreReg);
1799 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1800 if (IsSameReg(rl_result.reg, rl_src.reg)) {
1801 RegStorage rs_temp = AllocTypedTempWide(false, kCoreReg);
1802 rl_result.reg.SetReg(rs_temp.GetReg());
1803 }
1804 LoadConstantWide(rl_result.reg, std::abs(imm) - 1);
1805 OpRegReg(kOpAdd, rl_result.reg, rl_src.reg);
1806 NewLIR2(kX86Test64RR, rl_src.reg.GetReg(), rl_src.reg.GetReg());
1807 OpCondRegReg(kOpCmov, kCondPl, rl_result.reg, rl_src.reg);
1808 int shift_amount = LowestSetBit(imm);
1809 OpRegImm(kOpAsr, rl_result.reg, shift_amount);
1810 if (imm < 0) {
1811 OpReg(kOpNeg, rl_result.reg);
1812 }
1813 StoreValueWide(rl_dest, rl_result);
1814 } else {
1815 CHECK(imm <= -2 || imm >= 2);
1816
1817 FlushReg(rs_r0q);
1818 Clobber(rs_r0q);
1819 LockTemp(rs_r0q);
1820 FlushReg(rs_r2q);
1821 Clobber(rs_r2q);
1822 LockTemp(rs_r2q);
1823
1824 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r2q, INVALID_SREG, INVALID_SREG};
1825
1826 // Use H.S.Warren's Hacker's Delight Chapter 10 and
1827 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
1828 int64_t magic;
1829 int shift;
1830 CalculateMagicAndShift(imm, magic, shift, true /* is_long */);
1831
1832 /*
1833 * For imm >= 2,
1834 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
1835 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
1836 * For imm <= -2,
1837 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
1838 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
1839 * We implement this algorithm in the following way:
1840 * 1. multiply magic number m and numerator n, get the higher 64bit result in RDX
1841 * 2. if imm > 0 and magic < 0, add numerator to RDX
1842 * if imm < 0 and magic > 0, sub numerator from RDX
1843 * 3. if S !=0, SAR S bits for RDX
1844 * 4. add 1 to RDX if RDX < 0
1845 * 5. Thus, RDX is the quotient
1846 */
1847
1848 // Numerator into RAX.
1849 RegStorage numerator_reg;
1850 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
1851 // We will need the value later.
1852 rl_src = LoadValueWide(rl_src, kCoreReg);
1853 numerator_reg = rl_src.reg;
1854 OpRegCopyWide(rs_r0q, numerator_reg);
1855 } else {
1856 // Only need this once. Just put it into RAX.
1857 LoadValueDirectWideFixed(rl_src, rs_r0q);
1858 }
1859
1860 // RDX = magic.
1861 LoadConstantWide(rs_r2q, magic);
1862
1863 // RDX:RAX = magic & dividend.
1864 NewLIR1(kX86Imul64DaR, rs_r2q.GetReg());
1865
1866 if (imm > 0 && magic < 0) {
1867 // Add numerator to RDX.
1868 DCHECK(numerator_reg.Valid());
1869 OpRegReg(kOpAdd, rs_r2q, numerator_reg);
1870 } else if (imm < 0 && magic > 0) {
1871 DCHECK(numerator_reg.Valid());
1872 OpRegReg(kOpSub, rs_r2q, numerator_reg);
1873 }
1874
1875 // Do we need the shift?
1876 if (shift != 0) {
1877 // Shift RDX by 'shift' bits.
1878 OpRegImm(kOpAsr, rs_r2q, shift);
1879 }
1880
1881 // Move RDX to RAX.
1882 OpRegCopyWide(rs_r0q, rs_r2q);
1883
1884 // Move sign bit to bit 0, zeroing the rest.
1885 OpRegImm(kOpLsr, rs_r2q, 63);
1886
1887 // RDX = RDX + RAX.
1888 OpRegReg(kOpAdd, rs_r2q, rs_r0q);
1889
1890 // Quotient is in RDX.
1891 if (!is_div) {
1892 // We need to compute the remainder.
1893 // Remainder is divisor - (quotient * imm).
1894 DCHECK(numerator_reg.Valid());
1895 OpRegCopyWide(rs_r0q, numerator_reg);
1896
1897 // Imul doesn't support 64-bit imms.
1898 if (imm > std::numeric_limits<int32_t>::max() ||
1899 imm < std::numeric_limits<int32_t>::min()) {
1900 RegStorage rs_temp = AllocTempWide();
1901 LoadConstantWide(rs_temp, imm);
1902
1903 // RAX = numerator * imm.
1904 NewLIR2(kX86Imul64RR, rs_r2q.GetReg(), rs_temp.GetReg());
1905
1906 FreeTemp(rs_temp);
1907 } else {
1908 // RAX = numerator * imm.
1909 int short_imm = static_cast<int>(imm);
1910 NewLIR3(kX86Imul64RRI, rs_r2q.GetReg(), rs_r2q.GetReg(), short_imm);
1911 }
1912
1913 // RDX -= RAX.
1914 OpRegReg(kOpSub, rs_r0q, rs_r2q);
1915
1916 // Store result.
1917 OpRegCopyWide(rl_result.reg, rs_r0q);
1918 } else {
1919 // Store result.
1920 OpRegCopyWide(rl_result.reg, rs_r2q);
1921 }
1922 StoreValueWide(rl_dest, rl_result);
1923 FreeTemp(rs_r0q);
1924 FreeTemp(rs_r2q);
1925 }
1926}
1927
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001928void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001929 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001930 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001931 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1932 return;
1933 }
1934
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001935 if (rl_src2.is_const) {
1936 DCHECK(rl_src2.wide);
1937 int64_t imm = mir_graph_->ConstantValueWide(rl_src2);
1938 GenDivRemLongLit(rl_dest, rl_src1, imm, is_div);
1939 return;
1940 }
1941
Chao-ying Fua0147762014-06-06 18:38:49 -07001942 // We have to use fixed registers, so flush all the temps.
1943 FlushAllRegs();
1944 LockCallTemps(); // Prepare for explicit register usage.
1945
1946 // Load LHS into RAX.
1947 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1948
1949 // Load RHS into RCX.
1950 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1951
1952 // Copy LHS sign bit into RDX.
1953 NewLIR0(kx86Cqo64Da);
1954
1955 // Handle division by zero case.
1956 GenDivZeroCheckWide(rs_r1q);
1957
1958 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1959 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1960 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1961
1962 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001963 LoadConstantWide(rs_r6q, 0x8000000000000000);
1964 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +07001965 LIR *minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
Chao-ying Fua0147762014-06-06 18:38:49 -07001966
1967 // In 0x8000000000000000/-1 case.
1968 if (!is_div) {
1969 // For DIV, RAX is already right. For REM, we need RDX 0.
1970 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1971 }
1972 LIR* done = NewLIR1(kX86Jmp8, 0);
1973
1974 // Expected case.
1975 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1976 minint_branch->target = minus_one_branch->target;
1977 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1978 done->target = NewLIR0(kPseudoTargetLabel);
1979
1980 // Result is in RAX for div and RDX for rem.
1981 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1982 if (!is_div) {
1983 rl_result.reg.SetReg(r2q);
1984 }
1985
1986 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001987}
1988
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001989void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001990 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001991 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001992 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001993 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1994 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1995 } else {
1996 rl_result = ForceTempWide(rl_src);
1997 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1998 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1999 // The registers are the same, so we would clobber it before the use.
2000 RegStorage temp_reg = AllocTemp();
2001 OpRegCopy(temp_reg, rl_result.reg);
2002 rl_result.reg.SetHighReg(temp_reg.GetReg());
2003 }
2004 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
2005 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
2006 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08002007 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002008 StoreValueWide(rl_dest, rl_result);
2009}
2010
buzbee091cc402014-03-31 10:14:40 -07002011void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07002012 DCHECK_EQ(kX86, cu_->instruction_set);
2013 X86OpCode opcode = kX86Bkpt;
2014 switch (op) {
2015 case kOpCmp: opcode = kX86Cmp32RT; break;
2016 case kOpMov: opcode = kX86Mov32RT; break;
2017 default:
2018 LOG(FATAL) << "Bad opcode: " << op;
2019 break;
2020 }
2021 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
2022}
2023
2024void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
2025 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002026 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07002027 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002028 switch (op) {
2029 case kOpCmp: opcode = kX86Cmp64RT; break;
2030 case kOpMov: opcode = kX86Mov64RT; break;
2031 default:
2032 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
2033 break;
2034 }
2035 } else {
2036 switch (op) {
2037 case kOpCmp: opcode = kX86Cmp32RT; break;
2038 case kOpMov: opcode = kX86Mov32RT; break;
2039 default:
2040 LOG(FATAL) << "Bad opcode: " << op;
2041 break;
2042 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002043 }
buzbee091cc402014-03-31 10:14:40 -07002044 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07002045}
2046
2047/*
2048 * Generate array load
2049 */
2050void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07002051 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07002052 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002053 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07002054 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002055 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002056
Mark Mendell343adb52013-12-18 06:02:17 -08002057 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07002058 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002059 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
2060 } else {
2061 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
2062 }
2063
Mark Mendell343adb52013-12-18 06:02:17 -08002064 bool constant_index = rl_index.is_const;
2065 int32_t constant_index_value = 0;
2066 if (!constant_index) {
2067 rl_index = LoadValue(rl_index, kCoreReg);
2068 } else {
2069 constant_index_value = mir_graph_->ConstantValue(rl_index);
2070 // If index is constant, just fold it into the data offset
2071 data_offset += constant_index_value << scale;
2072 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08002073 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08002074 }
2075
Brian Carlstrom7940e442013-07-12 13:46:57 -07002076 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08002077 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002078
2079 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08002080 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07002081 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002082 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07002083 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002084 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002085 }
Mark Mendell343adb52013-12-18 06:02:17 -08002086 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002087 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07002088 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002089 StoreValueWide(rl_dest, rl_result);
2090 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002091 StoreValue(rl_dest, rl_result);
2092 }
2093}
2094
2095/*
2096 * Generate array store
2097 *
2098 */
2099void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07002100 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07002101 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002102 int len_offset = mirror::Array::LengthOffset().Int32Value();
2103 int data_offset;
2104
buzbee695d13a2014-04-19 13:32:20 -07002105 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002106 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
2107 } else {
2108 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
2109 }
2110
buzbeea0cd2d72014-06-01 09:33:49 -07002111 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08002112 bool constant_index = rl_index.is_const;
2113 int32_t constant_index_value = 0;
2114 if (!constant_index) {
2115 rl_index = LoadValue(rl_index, kCoreReg);
2116 } else {
2117 // If index is constant, just fold it into the data offset
2118 constant_index_value = mir_graph_->ConstantValue(rl_index);
2119 data_offset += constant_index_value << scale;
2120 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08002121 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08002122 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002123
2124 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08002125 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002126
2127 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08002128 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07002129 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002130 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07002131 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08002132 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002133 }
buzbee695d13a2014-04-19 13:32:20 -07002134 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002135 rl_src = LoadValueWide(rl_src, reg_class);
2136 } else {
2137 rl_src = LoadValue(rl_src, reg_class);
2138 }
2139 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002140 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002141 RegStorage temp = AllocTemp();
2142 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002143 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002144 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01002145 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002146 }
Ian Rogersa9a82542013-10-04 11:17:26 -07002147 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07002148 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08002149 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07002150 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08002151 }
buzbee2700f7e2014-03-07 09:46:20 -08002152 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002153 }
2154}
2155
Mark Mendell4708dcd2014-01-22 09:05:18 -08002156RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
2157 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002158 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07002159 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002160 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
2161 switch (opcode) {
2162 case Instruction::SHL_LONG:
2163 case Instruction::SHL_LONG_2ADDR:
2164 op = kOpLsl;
2165 break;
2166 case Instruction::SHR_LONG:
2167 case Instruction::SHR_LONG_2ADDR:
2168 op = kOpAsr;
2169 break;
2170 case Instruction::USHR_LONG:
2171 case Instruction::USHR_LONG_2ADDR:
2172 op = kOpLsr;
2173 break;
2174 default:
2175 LOG(FATAL) << "Unexpected case";
2176 }
2177 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
2178 } else {
2179 switch (opcode) {
2180 case Instruction::SHL_LONG:
2181 case Instruction::SHL_LONG_2ADDR:
2182 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
2183 if (shift_amount == 32) {
2184 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
2185 LoadConstant(rl_result.reg.GetLow(), 0);
2186 } else if (shift_amount > 31) {
2187 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
2188 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
2189 LoadConstant(rl_result.reg.GetLow(), 0);
2190 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002191 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002192 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2193 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
2194 shift_amount);
2195 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
2196 }
2197 break;
2198 case Instruction::SHR_LONG:
2199 case Instruction::SHR_LONG_2ADDR:
2200 if (shift_amount == 32) {
2201 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2202 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2203 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
2204 } else if (shift_amount > 31) {
2205 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2206 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2207 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
2208 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
2209 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002210 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002211 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2212 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
2213 shift_amount);
2214 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
2215 }
2216 break;
2217 case Instruction::USHR_LONG:
2218 case Instruction::USHR_LONG_2ADDR:
2219 if (shift_amount == 32) {
2220 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2221 LoadConstant(rl_result.reg.GetHigh(), 0);
2222 } else if (shift_amount > 31) {
2223 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
2224 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
2225 LoadConstant(rl_result.reg.GetHigh(), 0);
2226 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04002227 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002228 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2229 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
2230 shift_amount);
2231 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
2232 }
2233 break;
2234 default:
2235 LOG(FATAL) << "Unexpected case";
2236 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08002237 }
2238 return rl_result;
2239}
2240
Brian Carlstrom7940e442013-07-12 13:46:57 -07002241void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08002242 RegLocation rl_src, RegLocation rl_shift) {
2243 // Per spec, we only care about low 6 bits of shift amount.
2244 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
2245 if (shift_amount == 0) {
2246 rl_src = LoadValueWide(rl_src, kCoreReg);
2247 StoreValueWide(rl_dest, rl_src);
2248 return;
2249 } else if (shift_amount == 1 &&
2250 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
2251 // Need to handle this here to avoid calling StoreValueWide twice.
Andreas Gampec76c6142014-08-04 16:30:03 -07002252 GenArithOpLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
Mark Mendell4708dcd2014-01-22 09:05:18 -08002253 return;
2254 }
2255 if (BadOverlap(rl_src, rl_dest)) {
2256 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
2257 return;
2258 }
2259 rl_src = LoadValueWide(rl_src, kCoreReg);
2260 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
2261 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002262}
2263
2264void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002265 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002266 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002267 switch (opcode) {
2268 case Instruction::ADD_LONG:
2269 case Instruction::AND_LONG:
2270 case Instruction::OR_LONG:
2271 case Instruction::XOR_LONG:
2272 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002273 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002274 } else {
2275 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002276 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002277 }
2278 break;
2279 case Instruction::SUB_LONG:
2280 case Instruction::SUB_LONG_2ADDR:
2281 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002282 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002283 } else {
Andreas Gampec76c6142014-08-04 16:30:03 -07002284 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002285 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002286 }
2287 break;
2288 case Instruction::ADD_LONG_2ADDR:
2289 case Instruction::OR_LONG_2ADDR:
2290 case Instruction::XOR_LONG_2ADDR:
2291 case Instruction::AND_LONG_2ADDR:
2292 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002293 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002294 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002295 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002296 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002297 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002298 } else {
2299 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002300 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002301 }
2302 break;
2303 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002304 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002305 break;
2306 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002307
2308 if (!isConstSuccess) {
2309 // Default - bail to non-const handler.
2310 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2311 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002312}
2313
2314bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2315 switch (op) {
2316 case Instruction::AND_LONG_2ADDR:
2317 case Instruction::AND_LONG:
2318 return value == -1;
2319 case Instruction::OR_LONG:
2320 case Instruction::OR_LONG_2ADDR:
2321 case Instruction::XOR_LONG:
2322 case Instruction::XOR_LONG_2ADDR:
2323 return value == 0;
2324 default:
2325 return false;
2326 }
2327}
2328
2329X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2330 bool is_high_op) {
2331 bool rhs_in_mem = rhs.location != kLocPhysReg;
2332 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002333 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002334 DCHECK(!rhs_in_mem || !dest_in_mem);
2335 switch (op) {
2336 case Instruction::ADD_LONG:
2337 case Instruction::ADD_LONG_2ADDR:
2338 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002339 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002340 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002341 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002342 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002343 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002344 case Instruction::SUB_LONG:
2345 case Instruction::SUB_LONG_2ADDR:
2346 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002347 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002348 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002349 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002350 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002351 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002352 case Instruction::AND_LONG_2ADDR:
2353 case Instruction::AND_LONG:
2354 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002355 return is64Bit ? kX86And64MR : kX86And32MR;
2356 }
2357 if (is64Bit) {
2358 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002359 }
2360 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2361 case Instruction::OR_LONG:
2362 case Instruction::OR_LONG_2ADDR:
2363 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002364 return is64Bit ? kX86Or64MR : kX86Or32MR;
2365 }
2366 if (is64Bit) {
2367 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002368 }
2369 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2370 case Instruction::XOR_LONG:
2371 case Instruction::XOR_LONG_2ADDR:
2372 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002373 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2374 }
2375 if (is64Bit) {
2376 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002377 }
2378 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2379 default:
2380 LOG(FATAL) << "Unexpected opcode: " << op;
2381 return kX86Add32RR;
2382 }
2383}
2384
2385X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2386 int32_t value) {
2387 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002388 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002389 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002390 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002391 switch (op) {
2392 case Instruction::ADD_LONG:
2393 case Instruction::ADD_LONG_2ADDR:
2394 if (byte_imm) {
2395 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002396 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002397 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002398 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002399 }
2400 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002401 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002402 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002403 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002404 case Instruction::SUB_LONG:
2405 case Instruction::SUB_LONG_2ADDR:
2406 if (byte_imm) {
2407 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002408 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002409 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002410 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002411 }
2412 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002413 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002414 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002415 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002416 case Instruction::AND_LONG_2ADDR:
2417 case Instruction::AND_LONG:
2418 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002419 if (is64Bit) {
2420 return in_mem ? kX86And64MI8 : kX86And64RI8;
2421 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002422 return in_mem ? kX86And32MI8 : kX86And32RI8;
2423 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002424 if (is64Bit) {
2425 return in_mem ? kX86And64MI : kX86And64RI;
2426 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002427 return in_mem ? kX86And32MI : kX86And32RI;
2428 case Instruction::OR_LONG:
2429 case Instruction::OR_LONG_2ADDR:
2430 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002431 if (is64Bit) {
2432 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2433 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002434 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2435 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002436 if (is64Bit) {
2437 return in_mem ? kX86Or64MI : kX86Or64RI;
2438 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002439 return in_mem ? kX86Or32MI : kX86Or32RI;
2440 case Instruction::XOR_LONG:
2441 case Instruction::XOR_LONG_2ADDR:
2442 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002443 if (is64Bit) {
2444 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2445 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002446 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2447 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002448 if (is64Bit) {
2449 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2450 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002451 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2452 default:
2453 LOG(FATAL) << "Unexpected opcode: " << op;
2454 return kX86Add32MI;
2455 }
2456}
2457
Chao-ying Fua0147762014-06-06 18:38:49 -07002458bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002459 DCHECK(rl_src.is_const);
2460 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002461
Elena Sayapinadd644502014-07-01 18:39:52 +07002462 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002463 // We can do with imm only if it fits 32 bit
2464 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2465 return false;
2466 }
2467
2468 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2469
2470 if ((rl_dest.location == kLocDalvikFrame) ||
2471 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002472 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002473 int displacement = SRegOffset(rl_dest.s_reg_low);
2474
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002475 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002476 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2477 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2478 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2479 true /* is_load */, true /* is64bit */);
2480 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2481 false /* is_load */, true /* is64bit */);
2482 return true;
2483 }
2484
2485 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2486 DCHECK_EQ(rl_result.location, kLocPhysReg);
2487 DCHECK(!rl_result.reg.IsFloat());
2488
2489 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2490 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2491
2492 StoreValueWide(rl_dest, rl_result);
2493 return true;
2494 }
2495
Mark Mendelle02d48f2014-01-15 11:19:23 -08002496 int32_t val_lo = Low32Bits(val);
2497 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002498 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002499
2500 // Can we just do this into memory?
2501 if ((rl_dest.location == kLocDalvikFrame) ||
2502 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002503 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002504 int displacement = SRegOffset(rl_dest.s_reg_low);
2505
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002506 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002507 if (!IsNoOp(op, val_lo)) {
2508 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002509 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002510 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002511 true /* is_load */, true /* is64bit */);
2512 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002513 false /* is_load */, true /* is64bit */);
2514 }
2515 if (!IsNoOp(op, val_hi)) {
2516 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002517 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002518 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002519 true /* is_load */, true /* is64bit */);
2520 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002521 false /* is_load */, true /* is64bit */);
2522 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002523 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002524 }
2525
2526 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2527 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002528 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002529
2530 if (!IsNoOp(op, val_lo)) {
2531 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002532 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002533 }
2534 if (!IsNoOp(op, val_hi)) {
2535 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002536 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002537 }
2538 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002539 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002540}
2541
Chao-ying Fua0147762014-06-06 18:38:49 -07002542bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002543 RegLocation rl_src2, Instruction::Code op) {
2544 DCHECK(rl_src2.is_const);
2545 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002546
Elena Sayapinadd644502014-07-01 18:39:52 +07002547 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002548 // We can do with imm only if it fits 32 bit
2549 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2550 return false;
2551 }
2552 if (rl_dest.location == kLocPhysReg &&
2553 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2554 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002555 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002556 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2557 StoreFinalValueWide(rl_dest, rl_dest);
2558 return true;
2559 }
2560
2561 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2562 // We need the values to be in a temporary
2563 RegLocation rl_result = ForceTempWide(rl_src1);
2564
2565 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2566 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2567
2568 StoreFinalValueWide(rl_dest, rl_result);
2569 return true;
2570 }
2571
Mark Mendelle02d48f2014-01-15 11:19:23 -08002572 int32_t val_lo = Low32Bits(val);
2573 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002574 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2575 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002576
2577 // Can we do this directly into the destination registers?
2578 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002579 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002580 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002581 if (!IsNoOp(op, val_lo)) {
2582 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002583 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002584 }
2585 if (!IsNoOp(op, val_hi)) {
2586 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002587 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002588 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002589
2590 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002591 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002592 }
2593
2594 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2595 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2596
2597 // We need the values to be in a temporary
2598 RegLocation rl_result = ForceTempWide(rl_src1);
2599 if (!IsNoOp(op, val_lo)) {
2600 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002601 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002602 }
2603 if (!IsNoOp(op, val_hi)) {
2604 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002605 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002606 }
2607
2608 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002609 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002610}
2611
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002612// For final classes there are no sub-classes to check and so we can answer the instance-of
2613// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2614void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2615 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002616 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002617 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002618 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002619
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002620 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002621 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002622 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002623 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002624 }
2625
2626 // Assume that there is no match.
2627 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002628 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002629
Mark Mendellade54a22014-06-09 12:49:55 -04002630 // We will use this register to compare to memory below.
2631 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2632 // For this reason, force allocation of a 32 bit register to use, so that the
2633 // compare to memory will be done using a 32 bit comparision.
2634 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2635 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002636
2637 // If Method* is already in a register, we can save a copy.
2638 RegLocation rl_method = mir_graph_->GetMethodLoc();
Andreas Gampeccc60262014-07-04 18:02:38 -07002639 int32_t offset_of_type = mirror::Array::DataOffset(
2640 sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2641 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002642
2643 if (rl_method.location == kLocPhysReg) {
2644 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002645 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002646 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002647 } else {
buzbee695d13a2014-04-19 13:32:20 -07002648 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002649 check_class, kNotVolatile);
2650 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002651 }
2652 } else {
2653 LoadCurrMethodDirect(check_class);
2654 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002655 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002656 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002657 } else {
buzbee695d13a2014-04-19 13:32:20 -07002658 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002659 check_class, kNotVolatile);
2660 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002661 }
2662 }
2663
2664 // Compare the computed class to the class in the object.
2665 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002666 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002667
2668 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002669 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002670
2671 LIR* target = NewLIR0(kPseudoTargetLabel);
2672 null_branchover->target = target;
2673 FreeTemp(check_class);
2674 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002675 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002676 FreeTemp(result_reg);
2677 }
2678 StoreValue(rl_dest, rl_result);
2679}
2680
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002681void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2682 RegLocation rl_lhs, RegLocation rl_rhs) {
2683 OpKind op = kOpBkpt;
2684 bool is_div_rem = false;
2685 bool unary = false;
2686 bool shift_op = false;
2687 bool is_two_addr = false;
2688 RegLocation rl_result;
2689 switch (opcode) {
2690 case Instruction::NEG_INT:
2691 op = kOpNeg;
2692 unary = true;
2693 break;
2694 case Instruction::NOT_INT:
2695 op = kOpMvn;
2696 unary = true;
2697 break;
2698 case Instruction::ADD_INT_2ADDR:
2699 is_two_addr = true;
2700 // Fallthrough
2701 case Instruction::ADD_INT:
2702 op = kOpAdd;
2703 break;
2704 case Instruction::SUB_INT_2ADDR:
2705 is_two_addr = true;
2706 // Fallthrough
2707 case Instruction::SUB_INT:
2708 op = kOpSub;
2709 break;
2710 case Instruction::MUL_INT_2ADDR:
2711 is_two_addr = true;
2712 // Fallthrough
2713 case Instruction::MUL_INT:
2714 op = kOpMul;
2715 break;
2716 case Instruction::DIV_INT_2ADDR:
2717 is_two_addr = true;
2718 // Fallthrough
2719 case Instruction::DIV_INT:
2720 op = kOpDiv;
2721 is_div_rem = true;
2722 break;
2723 /* NOTE: returns in kArg1 */
2724 case Instruction::REM_INT_2ADDR:
2725 is_two_addr = true;
2726 // Fallthrough
2727 case Instruction::REM_INT:
2728 op = kOpRem;
2729 is_div_rem = true;
2730 break;
2731 case Instruction::AND_INT_2ADDR:
2732 is_two_addr = true;
2733 // Fallthrough
2734 case Instruction::AND_INT:
2735 op = kOpAnd;
2736 break;
2737 case Instruction::OR_INT_2ADDR:
2738 is_two_addr = true;
2739 // Fallthrough
2740 case Instruction::OR_INT:
2741 op = kOpOr;
2742 break;
2743 case Instruction::XOR_INT_2ADDR:
2744 is_two_addr = true;
2745 // Fallthrough
2746 case Instruction::XOR_INT:
2747 op = kOpXor;
2748 break;
2749 case Instruction::SHL_INT_2ADDR:
2750 is_two_addr = true;
2751 // Fallthrough
2752 case Instruction::SHL_INT:
2753 shift_op = true;
2754 op = kOpLsl;
2755 break;
2756 case Instruction::SHR_INT_2ADDR:
2757 is_two_addr = true;
2758 // Fallthrough
2759 case Instruction::SHR_INT:
2760 shift_op = true;
2761 op = kOpAsr;
2762 break;
2763 case Instruction::USHR_INT_2ADDR:
2764 is_two_addr = true;
2765 // Fallthrough
2766 case Instruction::USHR_INT:
2767 shift_op = true;
2768 op = kOpLsr;
2769 break;
2770 default:
2771 LOG(FATAL) << "Invalid word arith op: " << opcode;
2772 }
2773
Mark Mendelle87f9b52014-04-30 14:13:18 -04002774 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002775 if (!is_two_addr &&
2776 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2777 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002778 is_two_addr = true;
2779 }
2780
2781 if (!GenerateTwoOperandInstructions()) {
2782 is_two_addr = false;
2783 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002784
2785 // Get the div/rem stuff out of the way.
2786 if (is_div_rem) {
2787 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2788 StoreValue(rl_dest, rl_result);
2789 return;
2790 }
2791
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002792 // If we generate any memory access below, it will reference a dalvik reg.
2793 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2794
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002795 if (unary) {
2796 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002797 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002798 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002799 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002800 } else {
2801 if (shift_op) {
2802 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002803 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002804 LoadValueDirectFixed(rl_rhs, t_reg);
2805 if (is_two_addr) {
2806 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002807 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002808 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2809 if (rl_result.location != kLocPhysReg) {
2810 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002811 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002812 FreeTemp(t_reg);
2813 return;
buzbee091cc402014-03-31 10:14:40 -07002814 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002815 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002816 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002817 FreeTemp(t_reg);
2818 StoreFinalValue(rl_dest, rl_result);
2819 return;
2820 }
2821 }
2822 // Three address form, or we can't do directly.
2823 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2824 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002825 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002826 FreeTemp(t_reg);
2827 } else {
2828 // Multiply is 3 operand only (sort of).
2829 if (is_two_addr && op != kOpMul) {
2830 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002831 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002832 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002833 // Ensure res is in a core reg
2834 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002835 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002836 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002837 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002838 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002839 StoreFinalValue(rl_dest, rl_result);
2840 return;
buzbee091cc402014-03-31 10:14:40 -07002841 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002842 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002843 StoreFinalValue(rl_dest, rl_result);
2844 return;
2845 }
2846 }
2847 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002848 // It might happen rl_rhs and rl_dest are the same VR
2849 // in this case rl_dest is in reg after LoadValue while
2850 // rl_result is not updated yet, so do this
2851 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002852 if (rl_result.location != kLocPhysReg) {
2853 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002854 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002855 return;
buzbee091cc402014-03-31 10:14:40 -07002856 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002857 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002858 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002859 StoreFinalValue(rl_dest, rl_result);
2860 return;
2861 } else {
2862 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2863 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002864 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002865 }
2866 } else {
2867 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002868 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2869 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002870 // We can't optimize with FP registers.
2871 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2872 // Something is difficult, so fall back to the standard case.
2873 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2874 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2875 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002876 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002877 } else {
2878 // We can optimize by moving to result and using memory operands.
2879 if (rl_rhs.location != kLocPhysReg) {
2880 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002881 // We should be careful with order here
2882 // If rl_dest and rl_lhs points to the same VR we should load first
2883 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002884 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2885 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002886 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2887 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002888 // No-op if these are the same.
2889 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002890 } else {
2891 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002892 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002893 }
buzbee2700f7e2014-03-07 09:46:20 -08002894 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002895 } else if (rl_lhs.location != kLocPhysReg) {
2896 // RHS is in a register; LHS is in memory.
2897 if (op != kOpSub) {
2898 // Force RHS into result and operate on memory.
2899 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002900 OpRegCopy(rl_result.reg, rl_rhs.reg);
2901 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002902 } else {
2903 // Subtraction isn't commutative.
2904 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2905 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2906 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002907 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002908 }
2909 } else {
2910 // Both are in registers.
2911 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2912 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2913 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002914 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002915 }
2916 }
2917 }
2918 }
2919 }
2920 StoreValue(rl_dest, rl_result);
2921}
2922
2923bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2924 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002925 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002926 return false;
2927 }
buzbee091cc402014-03-31 10:14:40 -07002928 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002929 return false;
2930 }
2931
2932 // Everything will be fine :-).
2933 return true;
2934}
Chao-ying Fua0147762014-06-06 18:38:49 -07002935
2936void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002937 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002938 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2939 return;
2940 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002941 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002942 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2943 if (rl_src.location == kLocPhysReg) {
2944 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2945 } else {
2946 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002947 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002948 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2949 displacement + LOWORD_OFFSET);
2950 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2951 true /* is_load */, true /* is_64bit */);
2952 }
2953 StoreValueWide(rl_dest, rl_result);
2954}
2955
2956void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2957 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002958 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002959 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2960 return;
2961 }
2962
2963 bool is_two_addr = false;
2964 OpKind op = kOpBkpt;
2965 RegLocation rl_result;
2966
2967 switch (opcode) {
2968 case Instruction::SHL_LONG_2ADDR:
2969 is_two_addr = true;
2970 // Fallthrough
2971 case Instruction::SHL_LONG:
2972 op = kOpLsl;
2973 break;
2974 case Instruction::SHR_LONG_2ADDR:
2975 is_two_addr = true;
2976 // Fallthrough
2977 case Instruction::SHR_LONG:
2978 op = kOpAsr;
2979 break;
2980 case Instruction::USHR_LONG_2ADDR:
2981 is_two_addr = true;
2982 // Fallthrough
2983 case Instruction::USHR_LONG:
2984 op = kOpLsr;
2985 break;
2986 default:
2987 op = kOpBkpt;
2988 }
2989
2990 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002991 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002992 LoadValueDirectFixed(rl_shift, t_reg);
2993 if (is_two_addr) {
2994 // Can we do this directly into memory?
2995 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2996 if (rl_result.location != kLocPhysReg) {
2997 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002998 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002999 OpMemReg(op, rl_result, t_reg.GetReg());
3000 } else if (!rl_result.reg.IsFloat()) {
3001 // Can do this directly into the result register
3002 OpRegReg(op, rl_result.reg, t_reg);
3003 StoreFinalValueWide(rl_dest, rl_result);
3004 }
3005 } else {
3006 // Three address form, or we can't do directly.
3007 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
3008 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
3009 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
3010 StoreFinalValueWide(rl_dest, rl_result);
3011 }
3012
3013 FreeTemp(t_reg);
3014}
3015
Brian Carlstrom7940e442013-07-12 13:46:57 -07003016} // namespace art